An Efficient High-Rate Non-Binary LDPC Decoder Architecture With Early Termination

被引:14
|
作者
Li, Mao-Ruei [1 ]
Chu, Wei-Xiang [1 ]
Lee, Huang-Chang [2 ]
Ueng, Yeong-Luh [3 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
[2] Chang Gung Univ, Dept Elect Engn, Taoyuan 33302, Taiwan
[3] Natl Tsing Hua Univ, Inst Commun Engn, Dept Elect Engn, Hsinchu 30013, Taiwan
关键词
Non-binary low-density parity-check (NB-LDPC) codes; trellis min-max (T-MM) algorithm; layered decoding; early termination (ET); high-throughput decoder; very large scale integration (VLSI) architecture; CODES; ALGORITHMS;
D O I
10.1109/ACCESS.2019.2896012
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a modified Trellis Min-Max (T-MM) algorithm together with the associated architecture for non-binary (NB) low-density parity-check (LDPC) decoders. The proposed T-MM algorithm is able to reduce the memory requirements for the check-node messages through an efficient compression method and enhance the error-rate performance using the appropriate decompression. A method of updating the a posteriori log-likelihood ratio in the delta domain is used to simplify the computational and storage complexity. In order to enhance the decoding throughput, a low-complexity early termination (ET) scheme is devised by using the hard decisions of the variable-to-check messages, where, although a minor overhead is introduced, there is no visible degradation in error rate. As a proof of concept, a row-parallel layered decoder for the 32-ary (837, 726) LDPC code is implemented using a 90-nm CMOS process. The proposed decoder achieves a throughput of 1.64 Gb/s at 526.32 MHz based on eight iterations and has an area of 6.86 mm(2). When the ET scheme is enabled, the decoder achieves a maximum throughput of 4.68 Gb/s with a frame error rate of 3.25 x 10(-6) at E-b/N-0 = 4.5 dB. The proposed NB-LDPC decoder achieves the highest throughput and hardware efficiency compared to the state-of-the-art decoders, even when the ET scheme is not enabled.
引用
收藏
页码:20302 / 20315
页数:14
相关论文
共 50 条
  • [31] A Systolic LLR Generation Architecture for Non-Binary LDPC Decoders
    Al Ghouwayel, Ali
    Boutillon, Emmanuel
    IEEE COMMUNICATIONS LETTERS, 2011, 15 (08) : 851 - 853
  • [32] Message Passing Decoder with Decoding on Zigzag Cycles for Non-binary LDPC Codes
    Nozaki, Takayuki
    Kasai, Kenta
    Sakaniwa, Kohichi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2014, E97A (04): : 975 - 984
  • [33] Architecture of a high-rate VLSI Viterbi decoder
    Casseau, E
    Luthi, E
    ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 21 - 24
  • [34] Low Latency T-EMS decoder for Non-Binary LDPC codes
    Li, Erbao
    Garcia-Herrero, Francisco
    Declercq, David
    Gunnam, Kiran
    Omar Lacruz, Jesus
    Valls, Javier
    2013 ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2013, : 831 - 835
  • [35] A 5G-code based iterative Non-Binary LDPC decoder
    Chytas, Dimitris
    Paliouras, Vassilis
    2021 28TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (IEEE ICECS 2021), 2021,
  • [36] Memory Efficient Layered Decoder Design with Early Termination for LDPC Codes
    Li, Jiangpeng
    He, Guanghui
    Hou, Hexi
    Zhang, Zhejun
    Ma, Jun
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2697 - 2700
  • [37] Efficient Check Node Unit Architecture for Non-binary Quasi-Cyclic LDPC Codes
    Thang Xuan Pham
    Lee, Hanho
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 216 - 217
  • [38] Low-Rate Non-binary Hybrid LDPC Codes
    Sassatelli, Lucile
    Declercq, David
    Poulliat, Charly
    2008 5TH INTERNATIONAL SYMPOSIUM ON TURBO CODES AND RELATED TOPICS, 2008, : 225 - 230
  • [39] Memory Efficient EMS Decoding for Non-Binary LDPC Codes
    Zhou, Leixin
    Sha, Jin
    Chen, Yun
    Wang, Zhongfeng
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1336 - 1339
  • [40] Design of Low-Power Non-Binary LDPC Decoder Exploiting DRAM Refresh Rate Over-Scaling
    Huang, Wenjie
    Tang, Weiguo
    Chen, Junlin
    Wang, Lei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (08) : 1391 - 1395