An Efficient LDPC Decoder Architecture with a High-Performance Decoding Algorithm

被引:0
|
作者
Hung, Jui-Hui [1 ]
Chen, Sau-Gee [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
channel coding; LDPC; decoder; algorithm; hardware;
D O I
10.1587/transcom.E93.B.2980
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work a high performance LDPC decoder architecture is presented It is a partially parallel architecture for low complexity consideration In order to eliminate the idling time and hardware complexity in conventional partially parallel decoders the decoding process decoder architecture and memory structure are optimized Particularly the parity check matrix is optimally partitioned into four unequal sub matrices that lead to high efficiency in hardware sharing As a result it can handle two different codewords simultaneously with 100% hard ware utilization Furthermore for minimizing the performance loss due to round off errors in fixed point implementations the well known mod died min sum decoding algorithm is enhanced by our recently proposed high performance CMVP decoding algorithm Overall the proposed de coder has high throughput low complexity and good BER performances In the circuit implementation example of the (576 288) parity check matrix for IEEE 802 16e standard the decoder achieves a data rate of 5 5 Gbps assuming 10 decoding iterations and 7 quantization bits with a small area of 653K gates based on UMC 90 nm process technology
引用
收藏
页码:2980 / 2989
页数:10
相关论文
共 50 条
  • [41] An Efficient VLSI Architecture for Nonbinary LDPC Decoder with Adaptive Message Control
    Suganya, S.
    Saranya, C.
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [42] An Efficient NB-LDPC Decoder Architecture for Space Telecommand Links
    Alvarez, Angel
    Fernandez, Victor
    Matuz, Balazs
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (04) : 1213 - 1217
  • [43] High-Throughput Layered LDPC Decoding Architecture
    Cui, Zhiqiang
    Wang, Zhongfeng
    Liu, Youjian
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (04) : 582 - 587
  • [44] Nonbinary LDPC Code Decoder Architecture With Efficient Check Node Processing
    He, Kai
    Sha, Jin
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (06) : 381 - 385
  • [45] Decoding convolutional codes using an LDPC decoder
    Palenik, Tomas
    31ST INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING TSP 2008, 2008, : 147 - 149
  • [46] Efficient Layered Parallel Architecture and Application for Large Matrix LDPC Decoder
    Wang, Jimin
    Yang, Jiarui
    Zhang, Guojie
    Zeng, Xiaoyang
    Chen, Yun
    ELECTRONICS, 2023, 12 (18)
  • [47] An Efficient Decoder Architecture for Cyclic Non-binary LDPC Codes
    Lu, Yichao
    Tian, Guifen
    Goto, Satoshi
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 397 - 400
  • [48] An Improved-Performance Decoding Algorithm of LDPC Codes for Layered Decoding
    Li, Jia
    Yang, Gaigai
    Zhao, Zhiqiang
    2014 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION PROBLEM-SOLVING (ICCP), 2014, : 318 - 321
  • [49] A High-Performance FPGA-based LDPC Decoder for Solid-State Drives
    Liu, Yanhuan
    Zhang, Chun
    Song, Pengcheng
    Jiang, Hanjun
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1232 - 1235
  • [50] Hardware-Efficient and High-Throughput LLRC Segregation Based Binary QC-LDPC Decoding Algorithm and Architecture
    Verma, Anuj
    Shrestha, Rahul
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (08) : 2835 - 2839