An Efficient LDPC Decoder Architecture with a High-Performance Decoding Algorithm

被引:0
|
作者
Hung, Jui-Hui [1 ]
Chen, Sau-Gee [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
channel coding; LDPC; decoder; algorithm; hardware;
D O I
10.1587/transcom.E93.B.2980
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work a high performance LDPC decoder architecture is presented It is a partially parallel architecture for low complexity consideration In order to eliminate the idling time and hardware complexity in conventional partially parallel decoders the decoding process decoder architecture and memory structure are optimized Particularly the parity check matrix is optimally partitioned into four unequal sub matrices that lead to high efficiency in hardware sharing As a result it can handle two different codewords simultaneously with 100% hard ware utilization Furthermore for minimizing the performance loss due to round off errors in fixed point implementations the well known mod died min sum decoding algorithm is enhanced by our recently proposed high performance CMVP decoding algorithm Overall the proposed de coder has high throughput low complexity and good BER performances In the circuit implementation example of the (576 288) parity check matrix for IEEE 802 16e standard the decoder achieves a data rate of 5 5 Gbps assuming 10 decoding iterations and 7 quantization bits with a small area of 653K gates based on UMC 90 nm process technology
引用
收藏
页码:2980 / 2989
页数:10
相关论文
共 50 条
  • [21] Uniformly reweighted APP Decoder for memory efficient decoding of LDPC Codes
    Ilic, Velimir
    Dupraz, Elsa
    Declercq, David
    Vasic, Bane
    2014 52ND ANNUAL ALLERTON CONFERENCE ON COMMUNICATION, CONTROL, AND COMPUTING (ALLERTON), 2014, : 1228 - 1232
  • [22] Efficient Memory Optimization And High Throughput Decoding Architecture Based on LDPC Codes
    Ngangom, Leevaston
    Manikandan, V
    2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 731 - 734
  • [23] A METHOD FOR PERFORMANCE MODELING AND EVALUATION OF LDPC DECODER ARCHITECTURE
    Tsang, Tony
    INTERNATIONAL JOURNAL OF MODELING SIMULATION AND SCIENTIFIC COMPUTING, 2013, 4 (02)
  • [24] Design and Implementation for High Speed LDPC Decoder with Layered Decoding
    Ding, Hong
    Yang, Shuai
    Luo, Wu
    Dong, Mingke
    2009 WRI INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND MOBILE COMPUTING: CMC 2009, VOL I, 2009, : 156 - 160
  • [25] High-Throughput LDPC Decoding Architecture
    Yang, Zhixing
    Jiang, Nan
    Peng, Kewu
    Wang, Jintao
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 1378 - 1382
  • [26] An Efficient Fully Parallel Decoder Architecture for Nonbinary LDPC Codes
    Lin, Jun
    Yan, Zhiyuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (12) : 2649 - 2660
  • [27] Improved performance of maximum likelihood decoding algorithm with efficient use of algebraic decoder
    Babalis, PG
    Trakadas, PT
    Zahariadis, TB
    Capsalis, CN
    WIRELESS PERSONAL COMMUNICATIONS, 2005, 32 (01) : 1 - 7
  • [28] Improved Performance of Maximum Likelihood Decoding Algorithm with Efficient Use of Algebraic Decoder
    P. G. Babalis
    P. T. Trakadas
    T. B. Zahariadis
    C. N. Capsalis
    Wireless Personal Communications, 2005, 32 : 1 - 7
  • [29] High-Performance QC-LDPC Layered Decoder Based on Shortcut Updating
    Wang, Zhongyong
    Xie, Zhaoyan
    Gong, Kexian
    Yan, Jin
    Chen, Lianghui
    IEEE SIGNAL PROCESSING LETTERS, 2024, 31 : 596 - 600
  • [30] An FPGA Design with High Memory Efficiency and Decoding Performance for 5G LDPC Decoder
    Tran-Thi, Bich Ngoc
    Nguyen-Ly, Thien Truong
    Hoang, Trang
    ELECTRONICS, 2023, 12 (17)