Design of SCR-Based ESD Protection Circuit for 3.3 V I/O and 20 V Power Clamp

被引:6
|
作者
Jung, Jin Woo [1 ]
Koo, Yong Seo [1 ]
机构
[1] Dankook Univ, Dept Elect & Elect Engn, Yongin, South Korea
关键词
ESD protection circuit; ggNMOS; SCR; trigger voltage; holding voltage;
D O I
10.4218/etrij.15.0114.0730
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, MOS-triggered sfficon-controlled rectifier (SCR) based electrostatic discharge (ESD) protection circuits for mobile application in 33 V I/O and SCR-based ESD protection circuits with floating N+/P+ diffusion regions for inverter and light-emitting diode driver applications in 20 V power clamps were designed. The breakdown voltage is induced by a grounded-gate NMOS (ggNMOS) in the MOS-triggered SCR-based ESD protection circuit for 33 V I/O. This lowers the breakdown voltage of the SCR by providing a trigger current to the P-well of the SCR. However, the operation resistance is increased compared to SCR, because additional diffusion regions increase the overall resistance of the protection circuit. To overcome this problem, the number of ggNMOS fingers was increased. The ESD protection circuit for the power clamp application at 20 V had a breakdown voltage of 23 V; the product of a high holding voltage by the N+/P+ floating diffusion region. The trigger voltage was improved by the partial insertion of a P-body to narrow the gap between the trigger and holding voltages. The ESD protection circuits for low- and high-voltage applications were designed using 0.18 mu m Bipolar-CMOS-DMOS technology, with 100 mu m width. Electrical characteristics and robustness are analyzed by a transmission line pulse measurement and an ESD pulse generator (ESS-6008).
引用
收藏
页码:97 / 106
页数:10
相关论文
共 50 条
  • [41] Design of Compact ESD Protection Circuit for V-Band RF Applications in a 65-nm CMOS Technology
    Lin, Chun-Yu
    Chu, Li-Wei
    Tsai, Shiang-Yu
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2012, 12 (03) : 554 - 561
  • [42] Design of High-Robustness LDO Regulator With Floating SCR Based ESD Protection Circuit Using High Gain Buffer
    Kwon, Sang-Wook
    Do, Kyoung-Il
    Lee, Jeong-Min
    Seo, U-Yeol
    Koo, Yong-Seo
    IEEE ACCESS, 2024, 12 : 33555 - 33568
  • [43] Design of High-Reliability LDO Regulator Incorporated with SCR Based ESD Protection Circuit using Transient Switch Structure
    Yeol, Seo U.
    Min, Lee Jeong
    Wook, Kwon Sang
    Koo, Yong Seo
    IEICE ELECTRONICS EXPRESS, 2024, 21 (11):
  • [44] Design, Fabrication and Measurement of LDNMOS-SCR Devices with Appropriate ESD Protection Window for 18V HV CDMOS Process
    Wang, Yang
    Su, Xuebing
    Jin, Xiangliang
    Yang, Hongjiao
    Zhou, Zijie
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2022, 52 (02): : 83 - 88
  • [45] ON-CHIP STACKED PUNCHTHROUGH DIODE DESIGN FOR 900V POWER MOSFET GATE ESD PROTECTION
    Kim, Seong Bin
    Geum, Jongmin
    Kyoung, Sinsu
    Sung, Man Young
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [46] A 30% Power Reduction Circuit Design for NAND Flash by Utilizing 1.2V I/O Power Supply to Bitline Path
    Makino, Hikaru
    Tanzawa, Toru
    2022 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIMEASIA, 2022, : 10 - 13
  • [47] Design of high-reliability LDO regulator with SCR based ESD protection circuit using body technique and load transient detection
    Wook, Kwon Sang
    Koo, Yong Seo
    IEICE ELECTRONICS EXPRESS, 2022, 19 (11):
  • [48] Design of High -Reliability LDO regulator with SCR based ESD Protection circuit using dual buffer structure for low -voltage applications
    Kwon, Sang Wook
    Lee, Byung Seok
    Hwan, Baek Seung
    Koo, Yong Seo
    2022 6TH EUROPEAN CONFERENCE ON ELECTRICAL ENGINEERING & COMPUTER SCIENCE, ELECS, 2022, : 59 - 65
  • [49] Power-rail ESD Clamp Circuit with Hybrid-detection Enhanced Triggering in a 65-nm, 1.2-V CMOS Process
    Lu, Guangyi
    Wang, Yuan
    Wang, Yize
    Zhang, Xing
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 589 - 592
  • [50] High-Speed Robust level Converter for Ultra-Low Power 0.6-V LSIs to 3.3-V I/O
    Lei, Cheok-Teng
    U, Seng-Pan
    Martins, R. P.
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 396 - 399