共 50 条
- [32] Engineering Custom TLP I-V Characteristic Using a SCR-Diode Series ESD Protection Concept 2023 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS, 2023,
- [36] Tunable ESD clamp for high-voltage power I/O pins of a Battery Charge Circuit in mobile applications 2017 47TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2017, : 248 - 251
- [37] Circuit Solutions on ESD Protection Design for Mixed-Voltage I/O Buffers in Nanoscale CMOS PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 689 - 696
- [39] Dynamic dielectric protection for I/O circuits fabricated in a 2.5V CMOS technology interfacing to a 3.3V LVTTL bus 1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, : 119 - 120
- [40] ESD protection design for I/O cells in sub-130-nm CMOS technology with embedded SCR structure 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1182 - 1185