Design of SCR-Based ESD Protection Circuit for 3.3 V I/O and 20 V Power Clamp

被引:6
|
作者
Jung, Jin Woo [1 ]
Koo, Yong Seo [1 ]
机构
[1] Dankook Univ, Dept Elect & Elect Engn, Yongin, South Korea
关键词
ESD protection circuit; ggNMOS; SCR; trigger voltage; holding voltage;
D O I
10.4218/etrij.15.0114.0730
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, MOS-triggered sfficon-controlled rectifier (SCR) based electrostatic discharge (ESD) protection circuits for mobile application in 33 V I/O and SCR-based ESD protection circuits with floating N+/P+ diffusion regions for inverter and light-emitting diode driver applications in 20 V power clamps were designed. The breakdown voltage is induced by a grounded-gate NMOS (ggNMOS) in the MOS-triggered SCR-based ESD protection circuit for 33 V I/O. This lowers the breakdown voltage of the SCR by providing a trigger current to the P-well of the SCR. However, the operation resistance is increased compared to SCR, because additional diffusion regions increase the overall resistance of the protection circuit. To overcome this problem, the number of ggNMOS fingers was increased. The ESD protection circuit for the power clamp application at 20 V had a breakdown voltage of 23 V; the product of a high holding voltage by the N+/P+ floating diffusion region. The trigger voltage was improved by the partial insertion of a P-body to narrow the gap between the trigger and holding voltages. The ESD protection circuits for low- and high-voltage applications were designed using 0.18 mu m Bipolar-CMOS-DMOS technology, with 100 mu m width. Electrical characteristics and robustness are analyzed by a transmission line pulse measurement and an ESD pulse generator (ESS-6008).
引用
收藏
页码:97 / 106
页数:10
相关论文
共 50 条
  • [31] A PMOS-embedded low-voltage triggered silicon controlled rectifier ESD protection device for 3.3V I/O application
    Deng, Jun
    Yang, Hongjiao
    Wang, Yang
    Zhou, Fengfeng
    Chen, Haotian
    Nie, Beibei
    Liu, Wei
    MICROELECTRONICS RELIABILITY, 2025, 168
  • [32] Engineering Custom TLP I-V Characteristic Using a SCR-Diode Series ESD Protection Concept
    Variar, Harsha B.
    Gautam, Satendra Kumar
    Kumar, Ashita
    Amogh, K. M.
    Luo, Juan
    Shi, Ning
    Marreiro, David
    Mallikarjunaswamy, Shekar
    Shrivastava, Mayank
    2023 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS, 2023,
  • [33] An area-efficient LDMOS-SCR ESD protection device for the I/O of power IC application
    Zeng, Jie
    Dong, Shurong
    Zhong, Lei
    Wei, Guo
    Han, Yan
    Liu, Weicheng
    Li, Hongwei
    Wang, Jun
    MICROELECTRONICS RELIABILITY, 2014, 54 (6-7) : 1173 - 1178
  • [34] A Design of BJT-based ESD Protection Device combining SCR for High Voltage Power Clamps
    Jung, Jin-Woo
    Koo, Yong-Seo
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (03) : 339 - 344
  • [35] A Dual-directional SCR based ESD Protection Design with High Holding Voltage using Embedded MOSFET for 12-V Applications
    Do, Kyoung-Il
    Jung, Jin-Woo
    Chae, Hee-Guk
    Song, Jooyoung
    Jeon, Chan-Hee
    Kim, Sukjin
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2024, 24 (05) : 399 - 409
  • [36] Tunable ESD clamp for high-voltage power I/O pins of a Battery Charge Circuit in mobile applications
    Scholz, Mirko
    Hellings, Geert
    Chen, Shih-Hung
    Linten, Dimitri
    2017 47TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2017, : 248 - 251
  • [37] Circuit Solutions on ESD Protection Design for Mixed-Voltage I/O Buffers in Nanoscale CMOS
    Ker, Ming-Dou
    Wang, Chang-Tzu
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 689 - 696
  • [38] ESD protection design for mixed-voltage I/O buffer with substrate-triggered circuit
    Ker, MD
    Hsu, HC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (01) : 44 - 53
  • [39] Dynamic dielectric protection for I/O circuits fabricated in a 2.5V CMOS technology interfacing to a 3.3V LVTTL bus
    Conner, J
    Evans, D
    Braceras, G
    Sousa, J
    Abadeer, WW
    Hall, S
    Robillard, M
    1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, : 119 - 120
  • [40] ESD protection design for I/O cells in sub-130-nm CMOS technology with embedded SCR structure
    Lin, KH
    Ker, MD
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1182 - 1185