Circuit Solutions on ESD Protection Design for Mixed-Voltage I/O Buffers in Nanoscale CMOS

被引:0
|
作者
Ker, Ming-Dou [1 ]
Wang, Chang-Tzu [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
CLAMP CIRCUITS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrostatic discharge (ESD) protection for mixed-voltage I/O interfaces has been one of the major challenges of system-on-a-chip (SOC) implementation in nanoscale CMOS processes. Moreover, the gate leakage current across thin gate-oxide devices has serious degradation on circuit performance while circuits implementing in nanoscale CMOS processes. The on-chip ESD protection circuit for mixed-voltage I/O buffers should meet the gate-oxide reliability constraints and be designed with consideration of gate leakage current. This paper presents the effective ESD protection scheme with circuit solutions to protect the mixed-voltage I/O buffers in nanoscale CMOS processes against ESD stresses. The proposed ESD protection scheme and the specific ESD clamp circuits with low standby leakage current have been successfully verified in nanoscale CMOS processes. Effective on-chip ESD protection scheme should be early planed and started in the beginning phase of chip design in order to achieve good enough ESD robustness for IC products.
引用
收藏
页码:689 / 696
页数:8
相关论文
共 50 条
  • [1] Electrostatic discharge protection design for mixed-voltage CMOS I/O buffers
    Ker, MD
    Chuang, CH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (08) : 1046 - 1055
  • [2] ESD protection design with on-chip ESD bus and high-voltage-tolerant ESD clamp circuit for mixed-voltage I/O buffers
    Ker, Ming-Dou
    Chang, Wei-Jen
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (06) : 1409 - 1416
  • [3] ESD protection design for CMOS integrated circuits with mixed-voltage I/O interfaces
    Chang, Wei-Jen
    Ker, Ming-Dou
    PRIME 2006: 2ND CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONIC AND ELECTRONICS, PROCEEDINGS, 2006, : 305 - +
  • [4] ESD protection design for mixed-voltage I/O buffer with substrate-triggered circuit
    Ker, MD
    Hsu, HC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (01) : 44 - 53
  • [5] ESD protection design for mixed-voltage I/O interfaces - Overview
    Ker, Ming-Dou
    Lin, Kun-Hsien
    2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 493 - 498
  • [6] ESD protection design for mixed-voltage I/O circuit with substrate-triggered technique in sub-quarter-micron CMOS process
    Ker, MD
    Chuang, CH
    Hsu, KC
    Lo, WY
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 331 - 336
  • [7] A new design of mixed-voltage I/O buffers with low-voltage-thin-oxide CMOS process
    Liu, Guijiang
    Wang, Yuan
    Jia, Song
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 201 - 204
  • [8] Overview and design of mixed-voltage I/O buffers, with low-voltage thin-oxide CMOS transistors
    Ker, Ming-Dou
    Chen, Shih-Lun
    Tsai, Chia-Sheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (09) : 1934 - 1945
  • [9] New Design of 2 x VDD-Tolerant Power-Rail ESD Clamp Circuit for Mixed-Voltage I/O Buffers in 65-nm CMOS Technology
    Yeh, Chih-Ting
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (03) : 178 - 182
  • [10] Design on mixed-voltage I/O buffers with consideration of hot-carrier reliability
    Ker, Ming-Dou
    Hu, Fang-Ling
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 36 - +