Design of SCR-Based ESD Protection Circuit for 3.3 V I/O and 20 V Power Clamp

被引:6
|
作者
Jung, Jin Woo [1 ]
Koo, Yong Seo [1 ]
机构
[1] Dankook Univ, Dept Elect & Elect Engn, Yongin, South Korea
关键词
ESD protection circuit; ggNMOS; SCR; trigger voltage; holding voltage;
D O I
10.4218/etrij.15.0114.0730
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, MOS-triggered sfficon-controlled rectifier (SCR) based electrostatic discharge (ESD) protection circuits for mobile application in 33 V I/O and SCR-based ESD protection circuits with floating N+/P+ diffusion regions for inverter and light-emitting diode driver applications in 20 V power clamps were designed. The breakdown voltage is induced by a grounded-gate NMOS (ggNMOS) in the MOS-triggered SCR-based ESD protection circuit for 33 V I/O. This lowers the breakdown voltage of the SCR by providing a trigger current to the P-well of the SCR. However, the operation resistance is increased compared to SCR, because additional diffusion regions increase the overall resistance of the protection circuit. To overcome this problem, the number of ggNMOS fingers was increased. The ESD protection circuit for the power clamp application at 20 V had a breakdown voltage of 23 V; the product of a high holding voltage by the N+/P+ floating diffusion region. The trigger voltage was improved by the partial insertion of a P-body to narrow the gap between the trigger and holding voltages. The ESD protection circuits for low- and high-voltage applications were designed using 0.18 mu m Bipolar-CMOS-DMOS technology, with 100 mu m width. Electrical characteristics and robustness are analyzed by a transmission line pulse measurement and an ESD pulse generator (ESS-6008).
引用
收藏
页码:97 / 106
页数:10
相关论文
共 50 条
  • [21] High-reliability LDO regulator with built-in SCR-based ESD protection circuit designed for effective peak voltage reduction
    Wook, Kwon Sang
    Jeong, Seung Gu
    Lee, Jung Min
    Koo, Yong Seo
    IEICE ELECTRONICS EXPRESS, 2023, 20 (17): : 6 - 6
  • [22] ESD protection structures for 20 V and 40 V power supply suitable for BCD6 smart power technology
    Sponton, L
    Cerati, L
    Croce, G
    Mura, G
    Podda, S
    Vanzi, M
    Meneghesso, G
    Zanoni, E
    MICROELECTRONICS RELIABILITY, 2002, 42 (9-11) : 1303 - 1306
  • [23] Design and analysis of different trigger techniques for ESD clamp circuit in 0.5-μm 5 V/18 V CDMOS process
    Zhang, Wenjie
    Yang, Liu
    Wang, Yang
    Jin, Xiangliang
    SOLID-STATE ELECTRONICS, 2017, 135 : 8 - 13
  • [24] ESD protection design and enhancement in the power 60-V n-channel LDMOS by embedded-SCR anode islands
    Chen, S. -L.
    Chen, K. -J.
    Chen, H. -W.
    ELECTRONICS LETTERS, 2016, 52 (19) : 1639 - 1640
  • [25] A Novel SCR-based Schottky Diode and Lightly P-well Additions of HV 60V nLDMOS on ESD Capability
    Fan, Sheng-Kai
    Chen, Shen-Li
    Lin, Po-Lin
    Hong, Shi-Zhe
    Lan, Tien-Yu
    Zhou, Yu-Jie
    2020 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TAIWAN), 2020,
  • [26] Capacitor-Less Design of Power-Rail ESD Clamp Circuit With Adjustable Holding Voltage for On-Chip ESD Protection
    Yeh, Chih-Ting
    Ker, Ming-Dou
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) : 2476 - 2486
  • [27] Optimum design for a two-stage CMOS I/O ESD protection circuit
    Li, T
    Bendix, P
    Suh, D
    Huh, YJ
    Rosenbaum, E
    Kapoor, A
    Kang, SM
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A113 - A116
  • [28] I-V Hysteresis in ESD Protection SCR Due to Jumping Between Bulk and Surface Current Paths
    Krainer, Rudolf
    Jomar, Hossam
    Rockermeier, Hubert
    Holland, Steffen
    Ritter, Hans-Martin
    Kumar, Vasantha
    Pogany, Dionyz
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024,
  • [29] 0.9 V to 5 V Bidirectional Mixed-Voltage I/O Buffer With an ESD Protection Output Stage
    Wang, Chua-Chin
    Kuo, Ron-Chi
    Liu, Jen-Wei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (08) : 612 - 616
  • [30] SCR-based transient detection circuit for on-chip protection design against system-level electrical transient disturbance
    Ker, Ming-Dou
    Lin, Wan-Yen
    Yen, Cheng-Cheng
    MICROELECTRONICS RELIABILITY, 2014, 54 (01) : 71 - 78