A 30% Power Reduction Circuit Design for NAND Flash by Utilizing 1.2V I/O Power Supply to Bitline Path

被引:0
|
作者
Makino, Hikaru [1 ]
Tanzawa, Toru [1 ]
机构
[1] Shizuoka Univ, Hamamatsu, Shizuoka, Japan
关键词
NAND flash; low power circuit; bit line; datacenter;
D O I
10.1109/PRIMEASIA56064.2022.10103946
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This study proposes a low power circuit design for NAND Flash which is one of the power-hungry devices in datacenters. Power consumption in bit-line (BL) path can be reduced by 60% by utilizing 1.2V I/O power supply instead of 3V power supply, which contributes to reduction in the total power during read operation of 30%. The additional switching circuit only requires silicon area of 0.1mm(2) which is equivalent to 0.1% of a nominal die size of 100mm(2). To prevent degradation in sensing margin, the sensing node is pulled up to an internal supply voltage of 2V as used in the conventional design, which is regulated from 3V power supply, before starting sensing operation. This switching operation requires an additional timing of about 100ns which is equivalent to about 2% of an entire BL delay of 5 mu s. NAND flash interface does not have to be changed because the proposed design can work with the existing interface. BL path and the additional switches were designed in 65nm CMOS. A reduction in power in BL path of 60% was validated with SPICE simulation. As a result, the proposed design can contribute to power reduction in datacenter without any significant overhead on silicon area, BL delay and system design change.
引用
收藏
页码:10 / 13
页数:4
相关论文
共 35 条
  • [1] A 1.2 V Power Supply, 2.43 Times Power Efficient, Adaptive Charge Pump Circuit with Optimized Threshold Voltage at Each Pump Stage for Ferroelectric-NAND Flash Memories
    Noda, Shinji
    Hatanaka, Teruyoshi
    Miyaji, Kousuke
    Yajima, Ryoji
    Takahashi, Mitsue
    Sakai, Shigeki
    Takeuchi, Ken
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (04)
  • [2] A Low-Power BL Path Design for NAND Flash Based on an Existing NAND Interface
    Makino, Hikaru
    Tanzawa, Toru
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2024, 14 (01)
  • [3] Circuit techniques for 1.5-V power supply flash memory
    Otsuka, N
    Horowitz, MA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (08) : 1217 - 1230
  • [4] Investigations on Silicon and PCB Ground System Design for New 1.2V DDR4 Power Sources
    Tamas, C. A.
    Codreanu, N. D.
    Grecu, C.
    Marghescu, I.
    PROCEEDINGS OF THE 2014 37TH INTERNATIONAL SPRING SEMINAR ON ELECTRONICS TECHNOLOGY (ISSE) - ADVANCES IN ELECTRONIC SYSTEM INTEGRATION, 2014, : 387 - 391
  • [5] A Wide Bandwidth, Low Power, Linear Quantized-Analog VGA in 28 nm CMOS Technology and 1.2V Supply
    Singh, Gurjeet
    Selmani, Xhulio
    Castello, Rinaldo
    Liscidini, Antonio
    2023 18TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME, 2023, : 137 - 140
  • [6] Modeling Driver Level NAND Flash Memory I/O Performance and Power Consumption for Embedded Linux
    Olivier, Pierre
    Boukhobza, Jalil
    Senn, Eric
    2013 11TH INTERNATIONAL SYMPOSIUM ON PROGRAMMING AND SYSTEMS (ISPS), 2013, : 143 - 152
  • [7] A 145mV to 1.2V Single Ended Level Converter Circuit for Ultra-Low Power Low Voltage ICs
    Huang, Yu
    Shrivastava, Aatmesh
    Calhoun, Benton H.
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [8] Design of SCR-Based ESD Protection Circuit for 3.3 V I/O and 20 V Power Clamp
    Jung, Jin Woo
    Koo, Yong Seo
    ETRI JOURNAL, 2015, 37 (01) : 97 - 106
  • [9] Design and Implementation of Isolated 30 V, 30 A DC Power Supply Using Synchronous Rectifier
    Sheth, Anand
    Shah, M. T.
    Patel, Vinod
    Kharbikar, Vijendra
    2015 5TH NIRMA UNIVERSITY INTERNATIONAL CONFERENCE ON ENGINEERING (NUICONE), 2015,
  • [10] A 1.2V 1.33Gb/s/pin 8Tb NAND Flash Memory Multi-Chip Package Employing F-Chip for Low Power and High Performance Storage Applications
    Kim, Hyun-Jin
    Choi, Youngdon
    Lee, Jangwoo
    Byun, Jindo
    Yu, Seungwoo
    Na, Daehoon
    Park, Jungjune
    Kim, Kwangwon
    Kavala, Anil
    Jo, Youngmin
    Kim, Changbum
    Kim, Sunghoon
    Kim, Nahyun
    Kim, Jaehwan
    Jung, Bongkil
    Lee, Yena
    Park, Chanjin
    Joo, Hansung
    Kim, Kisung
    Choi, Yunhee
    Kwak, Pansuk
    Kim, Hyeonggon
    Ihm, Jeong-Don
    Byeon, Dae-Seok
    Lee, Jin-Yub
    Park, Ki-Tae
    Kyung, Kye-Hyun
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C194 - C195