A Low-Power BL Path Design for NAND Flash Based on an Existing NAND Interface

被引:1
|
作者
Makino, Hikaru [1 ]
Tanzawa, Toru [1 ]
机构
[1] Shizuoka Univ, Grad Sch Integrated Sci & Technol, Hamamatsu 4328561, Japan
关键词
low-power design; BL path; NAND Flash; ONFI; ENERGY; ARCHITECTURE;
D O I
10.3390/jlpea14010012
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper is an extended version of a previously reported conference paper regarding a low-power design for NAND Flash. As the number of bits per NAND Flash die increases with cost scaling, the IO data path speed increases to minimize the page access time with a scaled CMOS in IOs. The power supply for IO buffers, namely, VDDQ, decreases from 3 V to 1.2 V, accordingly. In this paper, the way in which a reduction in VDDQ can contribute to power reduction in the BL path is discussed and validated. Conventionally, a BL voltage of about 0.5 V has been supplied from a supply voltage source (VDD) of 3 V. The BL path power can be reduced by a factor of VDDQ to VDD when the BL voltage is supplied by VDDQ. To maintain a sense margin at the sense amplifiers, the supply source for BLs is switched from VDDQ to VDD before sensing. As a result, power reduction and an equivalent sense margin can be realized at the same time. The overhead of implementing this operation is an increase in the BL access time of about 2% for switching the power supply from VDDQ to VDD and an increase in the die size of about 0.01% for adding the switching circuit, both of which are not significant in comparison to the significant power reduction in the BL path power of the NAND die of about 60%. The BL path is then designed in 180 nm CMOS to validate the design. When the cost for powering the SSD becomes quite significant, especially for data centers, an additional lower voltage supply, such as 0.8 V, dedicated to BL charging for read and program verifying operations may be the best option for future applications.
引用
收藏
页数:16
相关论文
共 50 条
  • [1] Low-power vertical cavity NAND gate
    Hurtado, A
    Gonzalez-Marcos, AP
    Martin-Pereda, JA
    PHOTONIC MATERIALS, DEVICES, AND APPLICATIONS, PTS 1 AND 2, 2005, 5840 : 373 - 380
  • [2] Evolution of NAND flash memory interface
    Min, Sang Lyul
    Nam, Eyee Hyun
    Lee, Young Hee
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2007, 4697 : 75 - +
  • [3] Low-Cost, Low-Power and High-Throughput BCH Decoder for NAND Flash Memory
    Lee, Kijun
    Lim, Sejin
    Kim, Jaehong
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 413 - 415
  • [4] A Novel High-Density and Low-Power Ternary Content Addressable Memory Design Based on 3D NAND Flash
    Yang, H. Z.
    Huang, P.
    Han, R. Z.
    Xiang, Y. C.
    Feng, Y.
    Gao, B.
    Chen, J. Z.
    Liu, L. F.
    Liu, X. Y.
    Kang, J. F.
    2020 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2020, : 39 - 40
  • [5] A Novel High-Density and Low-Power Ternary Content Addressable Memory Design Based on 3D NAND Flash
    Yang, H. Z.
    Huang, P.
    Han, R. Z.
    Xiang, Y. C.
    Feng, Y.
    Gao, B.
    Chen, J. Z.
    Liu, L. F.
    Liu, X. Y.
    Kang, J. F.
    2020 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2020, : 29 - 30
  • [6] Novel Co-Design of NAND Flash Memory and NAND Flash Controller Circuits for Sub-30 nm Low-Power High-Speed Solid-State Drives (SSD)
    Takeuchi, Ken
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) : 1227 - 1234
  • [7] Novel co-design of NAND flash memory and NAND flash controller circuits sub-30nm low-power high-speed Solid-State Drives (SSD)
    Takeuchi, Ken
    2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 124 - 125
  • [8] Novel co-design of NAND flash memory and NAND flash controller circuits for sub-30nm low-power high-speed Solid-State Drives (SSD)
    Takeuchi, Ken
    2008 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2008, : 99 - 100
  • [10] A Low-Power Protocol Processor based on NAND-type TCAMs for Networked Sensors
    Xin Xiaoning
    Yu Haibin
    Cui Shuping
    2007 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-15, 2007, : 2572 - 2575