A Low-Power BL Path Design for NAND Flash Based on an Existing NAND Interface

被引:1
|
作者
Makino, Hikaru [1 ]
Tanzawa, Toru [1 ]
机构
[1] Shizuoka Univ, Grad Sch Integrated Sci & Technol, Hamamatsu 4328561, Japan
关键词
low-power design; BL path; NAND Flash; ONFI; ENERGY; ARCHITECTURE;
D O I
10.3390/jlpea14010012
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper is an extended version of a previously reported conference paper regarding a low-power design for NAND Flash. As the number of bits per NAND Flash die increases with cost scaling, the IO data path speed increases to minimize the page access time with a scaled CMOS in IOs. The power supply for IO buffers, namely, VDDQ, decreases from 3 V to 1.2 V, accordingly. In this paper, the way in which a reduction in VDDQ can contribute to power reduction in the BL path is discussed and validated. Conventionally, a BL voltage of about 0.5 V has been supplied from a supply voltage source (VDD) of 3 V. The BL path power can be reduced by a factor of VDDQ to VDD when the BL voltage is supplied by VDDQ. To maintain a sense margin at the sense amplifiers, the supply source for BLs is switched from VDDQ to VDD before sensing. As a result, power reduction and an equivalent sense margin can be realized at the same time. The overhead of implementing this operation is an increase in the BL access time of about 2% for switching the power supply from VDDQ to VDD and an increase in the die size of about 0.01% for adding the switching circuit, both of which are not significant in comparison to the significant power reduction in the BL path power of the NAND die of about 60%. The BL path is then designed in 180 nm CMOS to validate the design. When the cost for powering the SSD becomes quite significant, especially for data centers, an additional lower voltage supply, such as 0.8 V, dedicated to BL charging for read and program verifying operations may be the best option for future applications.
引用
收藏
页数:16
相关论文
共 50 条
  • [21] Software Based NAND Flash Management Techniques
    Ashraf, Muhammad Noman
    Dastur, Jamshid
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMPUTING, ENGINEERING AND INFORMATION, 2009, : 168 - 171
  • [22] Improving NAND flash based disk caches
    Kgil, Taeho
    Roberts, David
    Mudge, Trevor
    ISCA 2008 PROCEEDINGS: 35TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2008, : 327 - 338
  • [23] A Low-Power 64Gb MLC NAND-Flash Memory in 15nm CMOS Technology
    Sako, Mario
    Watanabe, Yoshihisa
    Nakajima, Takao
    Sato, Jumpei
    Muraoka, Kazuyoshi
    Fujiu, Masaki
    Kouno, Fumihiro
    Nakagawa, Michio
    Masuda, Masami
    Kato, Koji
    Terada, Yuri
    Shimizu, Yuki
    Honma, Mitsuaki
    Imamoto, Akihiro
    Araya, Tomoko
    Konno, Hayato
    Okanaga, Takuya
    Fujimura, Tomofumi
    Wang, Xiaoqing
    Muramoto, Mai
    Kamoshida, Masahiro
    Kohno, Masatoshi
    Suzuki, Yoshinao
    Hashiguchi, Tomoharu
    Kobayashi, Tsukasa
    Yamaoka, Masashi
    Yamashita, Ryuji
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 128 - +
  • [24] A high performance NAND array file system based on multiple NAND flash memories
    Sang Oh Park
    Yang Sun Lee
    Sung Jo Kim
    The Journal of Supercomputing, 2013, 64 : 492 - 506
  • [25] FlashPower: A Detailed Power Model for NAND Flash Memory
    Mohan, Vidyabhushan
    Gurumurthi, Sudhanva
    Stan, Mircea R.
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 502 - 507
  • [26] Controller eases NAND-flash-drive design
    Levy, M
    EDN, 1996, 41 (24) : 30 - 30
  • [27] NAND flash physical feature test platform design
    Liu Z.
    Wang Z.
    Pan Y.
    Zhang H.
    Huazhong Keji Daxue Xuebao (Ziran Kexue Ban)/Journal of Huazhong University of Science and Technology (Natural Science Edition), 2019, 47 (08): : 1 - 5
  • [28] Hardware Design and Simulation Test for NAND Flash Controller
    Ran, Jiquan
    Guo, Lin
    Zhang, Sangang
    Ma, Jiezhong
    Zhai, Zhengjun
    Guo, Yangming
    Xibei Gongye Daxue Xuebao/Journal of Northwestern Polytechnical University, 2017, 35 (02): : 304 - 309
  • [29] A 30% Power Reduction Circuit Design for NAND Flash by Utilizing 1.2V I/O Power Supply to Bitline Path
    Makino, Hikaru
    Tanzawa, Toru
    2022 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIMEASIA, 2022, : 10 - 13
  • [30] VLSI design of BCH decoder in NAND flash controller
    Zheng, Z. (zxzheng@hust.edu.cn), 1600, Huazhong University of Science and Technology (42):