A performance-driven global routing algorithm with wire-sizing and buffer-insertion

被引:0
|
作者
Deguchi, T [1 ]
Koide, T [1 ]
Wakabayashi, S [1 ]
机构
[1] Hiroshima Univ, Fac Engn, Higashihiroshima 7398527, Japan
关键词
D O I
10.1109/APCCAS.1998.743673
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a timing-driven multi-layer global routing algorithm with wire-sizing and buffer-insertion, Wire-widening and buffer insertion allow us to reduce the path delay so that we can obtain a high-performance layout. In the proposed algorithm, first, a routing topology is determined with minimizing the delay of a net from the source of a net to each root of sub-trees of the tree. Next the algorithm assigns nets to each layer under timing constraints and routes nets considering routability and performs wire-sizing and buffer-insertion to reduce the path delay. Then, HV-routing of nets is performed based on the routing trees obtained in the first phase, considering timing constraint. Finally, verify the timing constraints and reroute nets based on the criticality of each net to determine which nets are suitable for wire-sizing and buffer-insertion. Experimental results show the effectiveness of our global routing method under timing constraints.
引用
收藏
页码:121 / 124
页数:4
相关论文
共 50 条
  • [41] Algorithm for performance-driven timing-planning
    Guo, Y.
    Li, S.K.
    Yang, Q.
    Guofang Keji Daxue Xuebao/Journal of National University of Defense Technology, 2001, 23 (02):
  • [42] A novel performance-driven topology design algorithm
    Pan, Min
    Chu, Chris
    Patra, Priyadarshan
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 244 - +
  • [43] A polynomial time optimal algorithm for simultaneous buffer and wire sizing
    Chu, CCN
    Wong, DF
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 479 - 485
  • [44] A fast crosstalk- and performance-driven multilevel routing system
    Ho, TY
    Chang, YW
    Chen, SJ
    Lee, DT
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 382 - 387
  • [45] Optimal wire sizing and buffer insertion for low power and a generalized delay model
    Lillis, J
    Cheng, CK
    Lin, TTY
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) : 437 - 447
  • [46] New performance driven routing techniques with explicit area/delay tradeoff and simultaneous wire sizing
    Lillis, J
    Cheng, CK
    Lin, TTY
    Ho, CY
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 395 - 400
  • [47] Power-optimal simultaneous buffer insertion/sizing and uniform wire sizing for single long wires
    Li, RM
    Zhou, D
    Liu, J
    Zeng, X
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 113 - 116
  • [48] Combining transistor sizing, wire sizing, and buffer insertion for low power in CMOS digital circuit design
    Lee, H
    Kim, J
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2003, 42 (02) : 255 - 260
  • [49] An Efficient Wire Routing and Wire Sizing Algorithm for Weight Minimization of Automotive Systems
    Lin, Chung-Wei
    Rao, Lei
    Giusto, Paolo
    D'Ambrosio, Joseph
    Sangiovanni-Vincentelli, Alberto
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [50] Table-lookup methods for improved performance-driven routing
    Lillis, J
    Buch, P
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 368 - 373