A performance-driven global routing algorithm with wire-sizing and buffer-insertion

被引:0
|
作者
Deguchi, T [1 ]
Koide, T [1 ]
Wakabayashi, S [1 ]
机构
[1] Hiroshima Univ, Fac Engn, Higashihiroshima 7398527, Japan
关键词
D O I
10.1109/APCCAS.1998.743673
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a timing-driven multi-layer global routing algorithm with wire-sizing and buffer-insertion, Wire-widening and buffer insertion allow us to reduce the path delay so that we can obtain a high-performance layout. In the proposed algorithm, first, a routing topology is determined with minimizing the delay of a net from the source of a net to each root of sub-trees of the tree. Next the algorithm assigns nets to each layer under timing constraints and routes nets considering routability and performs wire-sizing and buffer-insertion to reduce the path delay. Then, HV-routing of nets is performed based on the routing trees obtained in the first phase, considering timing constraint. Finally, verify the timing constraints and reroute nets based on the criticality of each net to determine which nets are suitable for wire-sizing and buffer-insertion. Experimental results show the effectiveness of our global routing method under timing constraints.
引用
收藏
页码:121 / 124
页数:4
相关论文
共 50 条
  • [31] Buffer insertion and simultaneous sizing timing optimization algorithm
    Yin, Guoli
    Lin, Zhenghui
    High Technology Letters, 2006, 12 (03) : 267 - 271
  • [32] Zero skew clock-tree optimization with buffer insertion/sizing and wire sizing
    Tsai, JL
    Chen, TH
    Chen, CCP
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (04) : 565 - 572
  • [33] An efficient and optimal algorithm for simultaneous buffer and wire sizing
    Chu, CCN
    Wong, DF
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (09) : 1297 - 1304
  • [34] Floorplan evaluation with timing-driven global wireplanning, pin assignment, and buffer/wire sizing
    Albrecht, C
    Kahng, AB
    Mandoiu, I
    Zelikovsky, A
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 580 - 587
  • [35] A Fast Routability- and Performance-Driven Droplet Routing Algorithm for Digital Microfluidic Biochips
    Huang, Tsung-Wei
    Ho, Tsung-Yi
    2009 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2009, : 445 - 450
  • [36] Performance-driven simultaneous placement and routing for FPGA's
    Nag, SK
    Rutenbar, RA
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (06) : 499 - 518
  • [37] Top-down-based timing-driven Steiner tree construction with wire sizing and buffer insertion
    Yan, Jin-Tai
    Huang, Shi-Qin
    Chen, Zhi-Wei
    TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 515 - 518
  • [38] Performance driven bus buffer insertion
    Tsai, CC
    Kao, DY
    Cheng, CK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (04) : 429 - 437
  • [39] Optimization of the power/ground network wire-sizing and spacing based on sequential network simplex algorithm
    Wang, TY
    Chen, CCP
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 157 - 162
  • [40] Simultaneous buffer and wire sizing for performance and power optimization
    Cong, J
    Koh, CK
    Leung, KS
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 271 - 276