A performance-driven global routing algorithm with wire-sizing and buffer-insertion

被引:0
|
作者
Deguchi, T [1 ]
Koide, T [1 ]
Wakabayashi, S [1 ]
机构
[1] Hiroshima Univ, Fac Engn, Higashihiroshima 7398527, Japan
关键词
D O I
10.1109/APCCAS.1998.743673
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a timing-driven multi-layer global routing algorithm with wire-sizing and buffer-insertion, Wire-widening and buffer insertion allow us to reduce the path delay so that we can obtain a high-performance layout. In the proposed algorithm, first, a routing topology is determined with minimizing the delay of a net from the source of a net to each root of sub-trees of the tree. Next the algorithm assigns nets to each layer under timing constraints and routes nets considering routability and performs wire-sizing and buffer-insertion to reduce the path delay. Then, HV-routing of nets is performed based on the routing trees obtained in the first phase, considering timing constraint. Finally, verify the timing constraints and reroute nets based on the criticality of each net to determine which nets are suitable for wire-sizing and buffer-insertion. Experimental results show the effectiveness of our global routing method under timing constraints.
引用
收藏
页码:121 / 124
页数:4
相关论文
共 50 条
  • [21] A quadratic programming approach to simultaneous buffer insertion sizing and wire sizing
    Chu, CCN
    Wong, DF
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (06) : 787 - 798
  • [22] Key technologies and related research work of performance-driven global routing
    Jing, Tong
    Hong, Xian-Long
    Cai, Yi-Ci
    Bao, Hai-Yun
    Xu, Jing-Yu
    Ruan Jian Xue Bao/Journal of Software, 2001, 12 (05): : 677 - 688
  • [23] Closed form solution to simultaneous buffer insertion/sizing and wire sizing
    Chu, C
    Wong, DF
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2001, 6 (03) : 343 - 371
  • [24] A new approach to simultaneous buffer insertion and wire sizing
    Chu, CCN
    Wong, DF
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 614 - 621
  • [25] Performance-driven routing with multiple sources
    Cong, J
    Madden, PH
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (04) : 410 - 419
  • [26] Wire-sizing for interconnect performance optimization considering high inductance effects
    Ji, Xiaopeng
    Ge, Long
    Han, Xiaodong
    Wang, Zhiquan
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL CONFERENCE ON NETWORKING, SENSING AND CONTROL, VOLS 1 AND 2, 2008, : 1114 - 1118
  • [27] Timing-driven Steiner tree construction with wire sizing, buffer insertion and obstacle avoidance
    Yan, Jin-Tai
    Huang, Shi-Qin
    Chen, Zhi-Wei
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 717 - +
  • [28] New performance-driven FPGA routing algorithms
    Alexander, MJ
    Robins, G
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (12) : 1505 - 1517
  • [29] Efficient performance-driven layout algorithm
    Chen, Yunkang
    Cao, Jian
    Xu, Hong
    Xu, Dongmin
    Qinghua Daxue Xuebao/Journal of Tsinghua University, 1995, 35 (01): : 10 - 16
  • [30] RITUAL - A PERFORMANCE-DRIVEN PLACEMENT ALGORITHM
    SRINIVASAN, A
    CHAUDHARY, K
    KUH, ES
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1992, 39 (11): : 825 - 840