Optimal wire sizing and buffer insertion for low power and a generalized delay model

被引:112
|
作者
Lillis, J [1 ]
Cheng, CK [1 ]
Lin, TTY [1 ]
机构
[1] UNIV CALIF SAN DIEGO,DEPT ELECT & COMP ENGN,LA JOLLA,CA 92093
基金
美国国家科学基金会;
关键词
Number:; -; Acronym:; NSF; Sponsor: National Science Foundation;
D O I
10.1109/4.494206
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present efficient, optimal algorithms for timing optimization by discrete wire sizing and buffer insertion, Our algorithms are able to minimize a cost function subject to given timing constraints; we focus on minimization of dynamic power dissipation, but the algorithm is also easily adaptable to, for example, area minimization. In addition, the algorithm efficiently computes the complete, optimal power-delay trade-off curve for added design flexibility. An extension of our basic algorithm accommodates a generalized delay model which takes into account the effect of signal slew on buffer delay which can contribute substantially to overall delay, To the best of our knowledge, our approach represents the first work on buffer insertion to incorporate signal slew into the delay model while guaranteeing optimality. The effectiveness of these methods is demonstrated experimentally.
引用
收藏
页码:437 / 447
页数:11
相关论文
共 50 条
  • [1] Power-optimal simultaneous buffer insertion/sizing and wire sizing
    Li, RM
    Zhou, D
    Liu, J
    Zeng, X
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 581 - 586
  • [2] Power-optimal simultaneous buffer insertion/sizing and uniform wire sizing for single long wires
    Li, RM
    Zhou, D
    Liu, J
    Zeng, X
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 113 - 116
  • [3] Power-optimal simultaneous buffer insertion/sizing and wire sizing for two-pin nets
    Li, RM
    Zhou, D
    Liu, J
    Zeng, X
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (12) : 1915 - 1924
  • [4] Combining transistor sizing, wire sizing, and buffer insertion for low power in CMOS digital circuit design
    Lee, H
    Kim, J
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2003, 42 (02) : 255 - 260
  • [5] Performance-driven routing tree construction with buffer insertion, wire sizing under RLC delay model
    Qi, Chang
    Wang, Gao-feng
    Chen, Yue-hua
    2007 IEEE INTERNATIONAL CONFERENCE ON MECHATRONICS AND AUTOMATION, VOLS I-V, CONFERENCE PROCEEDINGS, 2007, : 3418 - +
  • [6] Variability Aware Low-Power Delay Optimal Buffer Insertion for Global Interconnects
    Narasimhan, Ashok
    Sridhar, Ramalingam
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (12) : 3055 - 3063
  • [7] A quadratic programming approach to simultaneous buffer insertion sizing and wire sizing
    Chu, CCN
    Wong, DF
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (06) : 787 - 798
  • [8] Closed form solution to simultaneous buffer insertion/sizing and wire sizing
    Chu, C
    Wong, DF
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2001, 6 (03) : 343 - 371
  • [9] A new approach to simultaneous buffer insertion and wire sizing
    Chu, CCN
    Wong, DF
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 614 - 621
  • [10] Optimal wire-sizing formula under the Elmore delay model
    Chen, CP
    Chen, YP
    Wong, WF
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 487 - 490