Optimal wire sizing and buffer insertion for low power and a generalized delay model

被引:112
|
作者
Lillis, J [1 ]
Cheng, CK [1 ]
Lin, TTY [1 ]
机构
[1] UNIV CALIF SAN DIEGO,DEPT ELECT & COMP ENGN,LA JOLLA,CA 92093
基金
美国国家科学基金会;
关键词
Number:; -; Acronym:; NSF; Sponsor: National Science Foundation;
D O I
10.1109/4.494206
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present efficient, optimal algorithms for timing optimization by discrete wire sizing and buffer insertion, Our algorithms are able to minimize a cost function subject to given timing constraints; we focus on minimization of dynamic power dissipation, but the algorithm is also easily adaptable to, for example, area minimization. In addition, the algorithm efficiently computes the complete, optimal power-delay trade-off curve for added design flexibility. An extension of our basic algorithm accommodates a generalized delay model which takes into account the effect of signal slew on buffer delay which can contribute substantially to overall delay, To the best of our knowledge, our approach represents the first work on buffer insertion to incorporate signal slew into the delay model while guaranteeing optimality. The effectiveness of these methods is demonstrated experimentally.
引用
收藏
页码:437 / 447
页数:11
相关论文
共 50 条
  • [41] An Alternate Approach to Buffer Insertion for Delay and Power Reduction in VLSI Interconnects
    Saini, Sandeep
    Kumar, A. Mahesh
    Veeramachaneni, Sreehari
    Srinivas, M. B.
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (03) : 429 - 435
  • [42] An Alternative approach to Buffer Insertion for Delay and Power Reduction in VLSI Interconnects
    Saini, Sandeep
    Kumar, A. Mahesh
    Veeramachaneni, Sreehari
    Srinivas, M. B.
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 411 - +
  • [43] Reduction of Crosstalk Noise and Delay in VLSI Interconnects Using Schmitt Trigger as a Buffer and Wire Sizing
    Singh, Shikha
    Verma, V. Sulochana
    ADVANCES IN COMPUTING AND INFORMATION TECHNOLOGY, VOL 3, 2013, 178 : 677 - 686
  • [44] Graph based algorithm for optimal buffer insertion under accurate delay models
    Gao, YX
    Wong, DF
    DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 535 - 539
  • [45] Optimal wire sizing for early stage power/ground grid planning
    Wang, Xiaoyi
    Cai, Yici
    Hong, Xianlong
    Tan, Sheldon X. -D.
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2406 - 2410
  • [46] An optimized buffer insertion algorithm with delay-power constraints for VLSI layouts
    Uttraphan, Chessda
    Shaikh-Husin, Nasir
    Khalil-Hani, Mohamed
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2017, 25 (02) : 844 - 861
  • [47] Schmitt Trigger as an Alternative to Buffer Insertion for Delay and Power Reduction in VLSI Interconnects
    Saini, Sandeep
    Kumar, A. Mahesh
    Veeramachaneni, Sreehari
    Srinivas, M. B.
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 922 - +
  • [48] Leveraging delay slack in flip-flop and buffer insertion for power reduction
    Simonson, L
    Tam, KH
    Akkiraju, T
    Mohan, M
    He, L
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 69 - 74
  • [49] Top-down-based timing-driven Steiner tree construction with wire sizing and buffer insertion
    Yan, Jin-Tai
    Huang, Shi-Qin
    Chen, Zhi-Wei
    TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 515 - 518
  • [50] Optimal voltage scaling, repeater insertion, and wire sizing for wave-pipelined global interconnects
    Deodhar, Vinita V.
    Davis, Jeffrey A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (04) : 1023 - 1030