Optimal wire sizing and buffer insertion for low power and a generalized delay model

被引:112
|
作者
Lillis, J [1 ]
Cheng, CK [1 ]
Lin, TTY [1 ]
机构
[1] UNIV CALIF SAN DIEGO,DEPT ELECT & COMP ENGN,LA JOLLA,CA 92093
基金
美国国家科学基金会;
关键词
Number:; -; Acronym:; NSF; Sponsor: National Science Foundation;
D O I
10.1109/4.494206
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present efficient, optimal algorithms for timing optimization by discrete wire sizing and buffer insertion, Our algorithms are able to minimize a cost function subject to given timing constraints; we focus on minimization of dynamic power dissipation, but the algorithm is also easily adaptable to, for example, area minimization. In addition, the algorithm efficiently computes the complete, optimal power-delay trade-off curve for added design flexibility. An extension of our basic algorithm accommodates a generalized delay model which takes into account the effect of signal slew on buffer delay which can contribute substantially to overall delay, To the best of our knowledge, our approach represents the first work on buffer insertion to incorporate signal slew into the delay model while guaranteeing optimality. The effectiveness of these methods is demonstrated experimentally.
引用
收藏
页码:437 / 447
页数:11
相关论文
共 50 条
  • [31] Optimal voltages and sizing for low power
    Stan, MR
    TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 428 - 433
  • [32] Buffer insertion for bridges and optimal buffer sizing for communication sub-system of systems-on-chip
    Kallakuri, SS
    Doboli, A
    Feinberg, EA
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 826 - 827
  • [33] Interconnect sizing and spacing with consideration of buffer insertion for simultaneous crosstalk-delay optimization
    Hasani, Fargol
    Masoumi, Nasser
    2008 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE, 2008, : 48 - +
  • [34] A new algorithm for routing tree construction with buffer insertion and wire sizing under obstacle constraints
    Tang, XP
    Tian, RQ
    Xiang, H
    Wong, DF
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 49 - 56
  • [35] Simultaneous buffer insertion and wire sizing considering systematic CMP variation and random leff variation
    Electrical Engineering Department, University of California, Los Angeles
    CA
    90095, United States
    不详
    CA
    94089, United States
    IEEE Trans Comput Aided Des Integr Circuits Syst, 2007, 5 (845-857):
  • [36] Simultaneous buffer insertion and wire sizing considering systematic CMP variation and random Leff variation
    He, Lei
    Kahng, Andrew B.
    Tam, King Ho
    Xiong, Jinjun
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (05) : 845 - 857
  • [37] A performance-driven global routing algorithm with wire-sizing and buffer-insertion
    Deguchi, T
    Koide, T
    Wakabayashi, S
    APCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMS, 1998, : 121 - 124
  • [38] Timing-driven Steiner tree construction with wire sizing, buffer insertion and obstacle avoidance
    Yan, Jin-Tai
    Huang, Shi-Qin
    Chen, Zhi-Wei
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 717 - +
  • [39] Performance optimization by wire and buffer sizing under the transmission line model
    Chen, TC
    Pan, SR
    Chang, YW
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 192 - 198
  • [40] Layout-aware gate-sizing and buffer insertion for low-power low-noise DSM circuits
    Mukherjee, A
    Sankaranarayan, R
    Dusety, KR
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 273 - 274