Optimal wire sizing and buffer insertion for low power and a generalized delay model

被引:112
|
作者
Lillis, J [1 ]
Cheng, CK [1 ]
Lin, TTY [1 ]
机构
[1] UNIV CALIF SAN DIEGO,DEPT ELECT & COMP ENGN,LA JOLLA,CA 92093
基金
美国国家科学基金会;
关键词
Number:; -; Acronym:; NSF; Sponsor: National Science Foundation;
D O I
10.1109/4.494206
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present efficient, optimal algorithms for timing optimization by discrete wire sizing and buffer insertion, Our algorithms are able to minimize a cost function subject to given timing constraints; we focus on minimization of dynamic power dissipation, but the algorithm is also easily adaptable to, for example, area minimization. In addition, the algorithm efficiently computes the complete, optimal power-delay trade-off curve for added design flexibility. An extension of our basic algorithm accommodates a generalized delay model which takes into account the effect of signal slew on buffer delay which can contribute substantially to overall delay, To the best of our knowledge, our approach represents the first work on buffer insertion to incorporate signal slew into the delay model while guaranteeing optimality. The effectiveness of these methods is demonstrated experimentally.
引用
收藏
页码:437 / 447
页数:11
相关论文
共 50 条
  • [21] Delay constrained optimization by simultaneous fanout tree construction, buffer insertion/sizing and gate sizing
    Liu, IM
    Aziz, A
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 209 - 214
  • [22] Performance-driven routing tree construction with buffer insertion and wire sizing
    Qi C.
    Wang G.-F.
    Journal of Shanghai Jiaotong University (Science), 2008, 13 (1) : 46 - 51
  • [23] Performance-driven Routing Tree Construction with Buffer Insertion and Wire Sizing
    祁昶
    王高峰
    Journal of Shanghai Jiaotong University, 2008, (01) : 46 - 51
  • [24] Optimal non-uniform wire-sizing under the Elmore delay model
    Chen, CP
    Zhou, H
    Wong, DF
    1996 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 38 - 43
  • [25] Self-heating-aware optimal wire sizing under Elmore delay model
    Ni, Min
    Memik, Seda Ogrenci
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 1373 - 1378
  • [26] Glitch Elimination by Gate Freezing, Gate Sizing and Buffer Insertion for Low Power Optimization Circuit
    Lee, Hyungwoo
    Shin, Hakgun
    Kim, Juho
    IECON 2004: 30TH ANNUAL CONFERENCE OF IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOL 3, 2004, : 2126 - 2131
  • [27] Simultaneous driver sizing and buffer insertion using a delay penalty estimation technique
    Alpert, C
    Chu, C
    Gandham, G
    Hrkic, M
    Hu, J
    Kashyap, C
    Quay, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (01) : 136 - 141
  • [28] Gate sizing and buffer insertion using economic models for power optimization
    Murugavel, AK
    Ranganathan, N
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 195 - 200
  • [29] An efficient routing tree construction algorithm with buffer insertion, wire sizing, and obstacle considerations
    Dechu, S
    Shen, C
    Chu, C
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (04) : 600 - 608
  • [30] An efficient routing tree construction algorithm with buffer insertion, wire sizing and obstacle considerations
    Dechu, S
    Shen, ZC
    Chu, CCN
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 361 - 366