A performance-driven global routing algorithm with wire-sizing and buffer-insertion

被引:0
|
作者
Deguchi, T [1 ]
Koide, T [1 ]
Wakabayashi, S [1 ]
机构
[1] Hiroshima Univ, Fac Engn, Higashihiroshima 7398527, Japan
关键词
D O I
10.1109/APCCAS.1998.743673
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a timing-driven multi-layer global routing algorithm with wire-sizing and buffer-insertion, Wire-widening and buffer insertion allow us to reduce the path delay so that we can obtain a high-performance layout. In the proposed algorithm, first, a routing topology is determined with minimizing the delay of a net from the source of a net to each root of sub-trees of the tree. Next the algorithm assigns nets to each layer under timing constraints and routes nets considering routability and performs wire-sizing and buffer-insertion to reduce the path delay. Then, HV-routing of nets is performed based on the routing trees obtained in the first phase, considering timing constraint. Finally, verify the timing constraints and reroute nets based on the criticality of each net to determine which nets are suitable for wire-sizing and buffer-insertion. Experimental results show the effectiveness of our global routing method under timing constraints.
引用
收藏
页码:121 / 124
页数:4
相关论文
共 50 条
  • [1] Performance-driven Routing Tree Construction with Buffer Insertion and Wire Sizing
    祁昶
    王高峰
    Journal of Shanghai Jiaotong University, 2008, (01) : 46 - 51
  • [2] Performance-driven routing tree construction with buffer insertion and wire sizing
    Qi C.
    Wang G.-F.
    Journal of Shanghai Jiaotong University (Science), 2008, 13 (1) : 46 - 51
  • [3] Performance-driven routing tree construction with buffer insertion, wire sizing under RLC delay model
    Qi, Chang
    Wang, Gao-feng
    Chen, Yue-hua
    2007 IEEE INTERNATIONAL CONFERENCE ON MECHATRONICS AND AUTOMATION, VOLS I-V, CONFERENCE PROCEEDINGS, 2007, : 3418 - +
  • [4] A NEW PERFORMANCE-DRIVEN GLOBAL ROUTING ALGORITHM FOR GATE ARRAY
    XUE, TX
    FUJII, T
    KUH, ES
    VLSI 93, 1994, 42 : 321 - 330
  • [5] An efficient routing tree construction algorithm with buffer insertion, wire sizing, and obstacle considerations
    Dechu, S
    Shen, C
    Chu, C
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (04) : 600 - 608
  • [6] An efficient routing tree construction algorithm with buffer insertion, wire sizing and obstacle considerations
    Dechu, S
    Shen, ZC
    Chu, CCN
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 361 - 366
  • [7] Performance-driven interconnect global routing
    Wang, DS
    Kuh, ES
    SIXTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1996, : 132 - 136
  • [8] BUFFER-INSERTION RING - A PERFORMANCE STUDY
    HOUSHENG, Z
    MICROPROCESSING AND MICROPROGRAMMING, 1985, 16 (2-3): : 197 - 197
  • [9] A new algorithm for routing tree construction with buffer insertion and wire sizing under obstacle constraints
    Tang, XP
    Tian, RQ
    Xiang, H
    Wong, DF
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 49 - 56
  • [10] PROVABLY GOOD PERFORMANCE-DRIVEN GLOBAL ROUTING
    CONG, JS
    KAHNG, AB
    ROBINS, G
    SARRAFZADEH, M
    WONG, CK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (06) : 739 - 752