Study of Temperature Effect on Analog/RF and Linearity Performance of Dual Material Gate (DMG) Vertical Super-Thin Body (VSTB) FET

被引:8
|
作者
Barman, Kuheli Roy [1 ]
Baishya, Srimanta [1 ]
机构
[1] Natl Inst Technol Silchar, Dept Elect & Commun Engn, Silchar 788010, Assam, India
关键词
Figures of merit (FoM); Single material gate (SMG); Dual material gate (DMG); Ultra-low-power (ULP); FIELD-EFFECT TRANSISTOR; THRESHOLD VOLTAGE; DRAIN CURRENT; SOI MOSFETS; RF; DEPENDENCE; MODEL; IMPACT; NOISE; RELIABILITY;
D O I
10.1007/s12633-020-00561-8
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
This work presents a simulation study of the influence of temperature on the performance of dual material gate (DMG) vertical super-thin body (VSTB) FET. The introduction of DMG causes a drop in the off-state current (I-off) by similar to 99.18% and DIBL by 20%. Drop in the I-off enhances the on-to-off current ratio (I-on/I-off) by similar to 98.85%. A rigorous investigation on temperature dependency of DC, analog/RF, and linearity metrics was carried out. The zero temperature coefficient (ZTC) bias point for the DMG device was observed to be nearly at a gate bias of V-G = 0.41 V. Various DC figures of merit (FoM) such as subthreshold swing (SS), I-on/I-off, and threshold voltage (V-T) show improvement with temperature fall. Lowering in temperature also leads to enhanced analog/RF performance by offering superior g(m), g(d), C-gg, C-gd, maximum f(T), maximum GBP, intrinsic delay, TGF, TFP, GFP, and GTFP. However, linearity metrics like g(m2), g(m3), VIP2, VIP3, IIP3, IMD3, and 1-dB compression point show better performance with an increase in temperature.
引用
收藏
页码:1993 / 2002
页数:10
相关论文
共 45 条
  • [31] Gate misalignment effect on electrical characteristics and comparison of Analog/RF performance parameters of triple metal dual gate vertical TFET
    Kumbhar, Rohit R.
    Agarwal, Rajesh
    MICRO AND NANOSTRUCTURES, 2025, 198
  • [32] Dimensional Effect on Analog/RF Performance of Dual Material Gate Junctionless FinFET at 7 nm Technology Node
    Rambabu Kusuma
    V. K. Hanumantha Rao Talari
    Transactions on Electrical and Electronic Materials, 2023, 24 : 178 - 187
  • [33] Dimensional Effect on Analog/RF Performance of Dual Material Gate Junctionless FinFET at 7 nm Technology Node
    Kusuma, Rambabu
    Talari, V. K. Hanumantha Rao
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2023, 24 (03) : 178 - 187
  • [34] Design, Simulation, and Work Function Trade for DC and Analog/RF Performance Enhancement in Dual Material Hetero Dielectric Double Gate Tunnel FET
    Kavi, Kavindra Kumar
    Tripathi, Shweta
    Mishra, R. A.
    Kumar, Sanjay
    SILICON, 2022, 14 (15) : 10101 - 10113
  • [35] Design, Simulation, and Work Function Trade for DC and Analog/RF Performance Enhancement in Dual Material Hetero Dielectric Double Gate Tunnel FET
    Kavindra Kumar Kavi
    Shweta Tripathi
    R. A. Mishra
    Sanjay Kumar
    Silicon, 2022, 14 : 10101 - 10113
  • [36] Temperature dependence of analogue/RF performance, linearity and harmonic distortion for dual-material gate-oxide-stack double-gate TFET
    Kumar, Satyendra
    IET CIRCUITS DEVICES & SYSTEMS, 2021, 15 (06) : 540 - 552
  • [37] Effect of Dual Metal on RF/Analog and Linearity Performance of Double Gate Ferroelectric Si-doped-HfO2 GaN MOSHEMT
    Mishra, S. N.
    Khan, Abdul Naim
    Routray, S.
    Jena, K.
    SILICON, 2023, 15 (02) : 805 - 812
  • [38] Effect of Dual Metal on RF/Analog and Linearity Performance of Double Gate Ferroelectric Si-doped-HfO2 GaN MOSHEMT
    S. N. Mishra
    Abdul Naim Khan
    S. Routray
    K. Jena
    Silicon, 2023, 15 : 805 - 812
  • [39] A COMPARATIVE STUDY ON ANALOG/RF PERFORMANCE OF ULTRA-THIN BODY (UTB) SOI AND DOUBLE GATE MOSFETs
    Soin, Norhayati
    Lun, Yan Ching
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 76 - 81
  • [40] Study the impact of graphene channel over conventional silicon on DC/analog and RF performance of DG dual-material-gate VTFET
    Zohmingliana
    Choudhuri, Bijit
    Bhowmick, Brinda
    MICROELECTRONICS JOURNAL, 2022, 128