Study of Temperature Effect on Analog/RF and Linearity Performance of Dual Material Gate (DMG) Vertical Super-Thin Body (VSTB) FET

被引:8
|
作者
Barman, Kuheli Roy [1 ]
Baishya, Srimanta [1 ]
机构
[1] Natl Inst Technol Silchar, Dept Elect & Commun Engn, Silchar 788010, Assam, India
关键词
Figures of merit (FoM); Single material gate (SMG); Dual material gate (DMG); Ultra-low-power (ULP); FIELD-EFFECT TRANSISTOR; THRESHOLD VOLTAGE; DRAIN CURRENT; SOI MOSFETS; RF; DEPENDENCE; MODEL; IMPACT; NOISE; RELIABILITY;
D O I
10.1007/s12633-020-00561-8
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
This work presents a simulation study of the influence of temperature on the performance of dual material gate (DMG) vertical super-thin body (VSTB) FET. The introduction of DMG causes a drop in the off-state current (I-off) by similar to 99.18% and DIBL by 20%. Drop in the I-off enhances the on-to-off current ratio (I-on/I-off) by similar to 98.85%. A rigorous investigation on temperature dependency of DC, analog/RF, and linearity metrics was carried out. The zero temperature coefficient (ZTC) bias point for the DMG device was observed to be nearly at a gate bias of V-G = 0.41 V. Various DC figures of merit (FoM) such as subthreshold swing (SS), I-on/I-off, and threshold voltage (V-T) show improvement with temperature fall. Lowering in temperature also leads to enhanced analog/RF performance by offering superior g(m), g(d), C-gg, C-gd, maximum f(T), maximum GBP, intrinsic delay, TGF, TFP, GFP, and GTFP. However, linearity metrics like g(m2), g(m3), VIP2, VIP3, IIP3, IMD3, and 1-dB compression point show better performance with an increase in temperature.
引用
收藏
页码:1993 / 2002
页数:10
相关论文
共 45 条
  • [21] Impact of temperature on analog/RF, linearity and reliability performance metrics of tunnel FET with ultra-thin source region
    Singh, Prabhat
    Yadav, Dharmendra Singh
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2021, 127 (09):
  • [22] Impact of temperature on analog/RF, linearity and reliability performance metrics of tunnel FET with ultra-thin source region
    Prabhat Singh
    Dharmendra Singh Yadav
    Applied Physics A, 2021, 127
  • [23] Dual-material dual-oxide double-gate TFET for improvement in DC characteristics, analog/RF and linearity performance
    Satyendra Kumar
    Km. Sucheta Singh
    Kaushal Nigam
    Vinay Anand Tikkiwal
    Bandi Venkata Chandan
    Applied Physics A, 2019, 125
  • [24] Dual-material dual-oxide double-gate TFET for improvement in DC characteristics, analog/RF and linearity performance
    Kumar, Satyendra
    Singh, Km. Sucheta
    Nigam, Kaushal
    Tikkiwal, Vinay Anand
    Chandan, Bandi Venkata
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2019, 125 (05):
  • [25] Influence of Germanium Source Dual Halo Dual Dielectric Triple Material Surrounding Gate Tunnel FET for Improved Analog/RF Performance
    Venkatesh, M.
    Suguna, M.
    Balamurugan, N. B.
    SILICON, 2020, 12 (12) : 2869 - 2877
  • [26] Influence of Germanium Source Dual Halo Dual Dielectric Triple Material Surrounding Gate Tunnel FET for Improved Analog/RF Performance
    M. Venkatesh
    M. Suguna
    N. B. Balamurugan
    Silicon, 2020, 12 : 2869 - 2877
  • [27] Impact of gate overlap and underlap on analog/RF and linearity performance of dual-material gate-oxide-stack double-gate TFET
    Verma, Priyanka
    Nigam, Kaushal
    Kumar, Satyendra
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2022, 128 (11):
  • [28] Impact of gate overlap and underlap on analog/RF and linearity performance of dual-material gate-oxide-stack double-gate TFET
    Priyanka Verma
    Kaushal Nigam
    Satyendra Kumar
    Applied Physics A, 2022, 128
  • [29] Study of temperature effect on junctionless Si nanotube FET concerning analog/RF performance
    Tayal, Shubham
    Nandi, Ashutosh
    CRYOGENICS, 2018, 92 : 71 - 75
  • [30] Impact of gate metal work-function engineering for enhancement of subthreshold analog/RF performance of underlap dual material gate DG-FET
    Kundu, Atanu
    Koley, Kalyan
    Dutta, Arka
    Sarkar, Chandan K.
    MICROELECTRONICS RELIABILITY, 2014, 54 (12) : 2717 - 2722