A 10-b 50-MS/s 820-μW SAR ADC With On-Chip Digital Calibration

被引:71
|
作者
Yoshioka, Masato [1 ]
Ishikawa, Kiyoshi [1 ]
Takayama, Takeshi [2 ]
Tsukamoto, Sanroku [1 ]
机构
[1] Fujitsu Labs Ltd, Kawasaki, Kanagawa 2118588, Japan
[2] Fujitsu VLSI Ltd, Kasugai, Aichi 4870013, Japan
关键词
Analog-to-digital converter (ADC); digital calibration; successive approximation register;
D O I
10.1109/TBCAS.2010.2081362
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
This 10-b 50-MSamples/s SAR analog-to-digital converter (ADC) features on-chip digital calibration techniques, comparator offset cancellation, a capacitor digital-to-analog converter (CDAC) linearity calibration, and internal clock control to compensate for PVT variations. A split-CDAC reduces the exponential increase in the number of unit capacitors needed and enables the input load capacitance to be as small as the kT/C noise restriction. The prototype fabricated in 65 nm 1P7M complementary metal-oxide semiconductor with MIM capacitor achieves 56.6 dB SNDR at 50-MSamples/s, 25-MHz input frequency and consumes 820 mu W from a 1.0-V supply, including the digital calibration circuits. The figure of merit was 29.7 fJ/conversion-step under the Nyquist condition. The ADC occupied an active area of 0.039 mm(2).
引用
收藏
页码:410 / 416
页数:7
相关论文
共 50 条
  • [31] A 1 V 186-mu W 50-MS/s 10-bit subrange SAR ADC in 130-nm CMOS process
    Yu Mingyuan
    Li Ting
    Yang Jiaqi
    Zhang Shuangshuang
    Lin Fujiang
    He Lin
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (07)
  • [32] A 10-bit 50-MS/s SAR ADC with Techniques for Relaxing the Requirement on Driving Capability of Reference Voltage Buffers
    Wan, Shao-Hua
    Kuo, Che-Hsun
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Huang, Chun-Po
    Ren, Goh Jih
    Chiou, Kai-Tzeng
    Ho, Cheng-Hsun
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 293 - 296
  • [33] A 10-b 800-MS/s Time-Interleaved SAR ADC With Fast Variance-Based Timing-Skew Calibration
    Song, Jeonggoo
    Ragab, Kareem
    Tang, Xiyuan
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (10) : 2563 - 2575
  • [34] A 300-MS/s, 1.76-ps-Resolution, 10-b Asynchronous Pipelined Time-to-Digital Converter With on-Chip Digital Background Calibration in 0.13-μm CMOS
    Kim, Jun-Seok
    Seo, Young-Hun
    Suh, Yunjae
    Park, Hong-June
    Sim, Jae-Yoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (02) : 516 - 526
  • [35] A 10-b 750μW 200MS/s Fully Dynamic Single-Channel SAR ADC in 40nm CMOS
    Tang, Xiyuan
    Chen, Long
    Song, Jeonggoo
    Sun, Nan
    ESSCIRC CONFERENCE 2016, 2016, : 413 - 416
  • [36] A 16-bit 16-MS/s SAR ADC With On-Chip Calibration in 55-nm CMOS
    Shen, Junhua
    Shikata, Akira
    Fernando, Lalinda D.
    Guthrie, Ned
    Chen, Baozhen
    Maddox, Mark
    Mascarenhas, Nikhil
    Kapusta, Ron
    Coln, Michael C. W.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (04) : 1149 - 1160
  • [37] A 16-bit 16MS/s SAR ADC with On-Chip Calibration in 55nm CMOS
    Shen, Junhua
    Shikata, Akira
    Fernando, Lalinda
    Guthrie, Ned
    Chen, Baozhen
    Maddox, Mark
    Mascarenhas, Nikhil
    Kapusta, Ron
    Coln, Michael
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C282 - C283
  • [38] A 10-Bits 50-MS/s SAR ADC Based on Area-Efficient and Low-Energy Switching Scheme
    Lu, Chi-Chang
    Huang, Ding-Ke
    IEEE ACCESS, 2020, 8 (08): : 28257 - 28266
  • [39] A 46 μW 13 b 6.4 MS/s SAR ADC With Background Mismatch and Offset Calibration
    Ding, Ming
    Harpe, Pieter
    Liu, Yao-Hong
    Busze, Benjamin
    Philips, Kathleen
    de Groot, Harmke
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (02) : 423 - 432
  • [40] An 11-b 300-MS/s Double-Sampling Pipelined ADC With On-Chip Digital Calibration for Memory Effects
    Miki, Takuji
    Morie, Takashi
    Ozeki, Toshiaki
    Dosho, Shiro
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) : 2773 - 2782