A 10-b 50-MS/s 820-μW SAR ADC With On-Chip Digital Calibration

被引:71
|
作者
Yoshioka, Masato [1 ]
Ishikawa, Kiyoshi [1 ]
Takayama, Takeshi [2 ]
Tsukamoto, Sanroku [1 ]
机构
[1] Fujitsu Labs Ltd, Kawasaki, Kanagawa 2118588, Japan
[2] Fujitsu VLSI Ltd, Kasugai, Aichi 4870013, Japan
关键词
Analog-to-digital converter (ADC); digital calibration; successive approximation register;
D O I
10.1109/TBCAS.2010.2081362
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
This 10-b 50-MSamples/s SAR analog-to-digital converter (ADC) features on-chip digital calibration techniques, comparator offset cancellation, a capacitor digital-to-analog converter (CDAC) linearity calibration, and internal clock control to compensate for PVT variations. A split-CDAC reduces the exponential increase in the number of unit capacitors needed and enables the input load capacitance to be as small as the kT/C noise restriction. The prototype fabricated in 65 nm 1P7M complementary metal-oxide semiconductor with MIM capacitor achieves 56.6 dB SNDR at 50-MSamples/s, 25-MHz input frequency and consumes 820 mu W from a 1.0-V supply, including the digital calibration circuits. The figure of merit was 29.7 fJ/conversion-step under the Nyquist condition. The ADC occupied an active area of 0.039 mm(2).
引用
收藏
页码:410 / 416
页数:7
相关论文
共 50 条
  • [21] A 400-MS/s 10-b 8 interleaved SAR ADC in 0.13 um CMOS
    Zhu, Xiaoge
    Zhou, Lei
    Wu, Danyu
    Wu, Jin
    Liu, Xinyu
    IEICE ELECTRONICS EXPRESS, 2017, 14 (05):
  • [22] A 6-Bit 50-MS/s Threshold Configuring SAR ADC in 90-nm Digital CMOS
    Nuzzo, Pierluigi
    Nani, Claudio
    Armiento, Costantino
    Sangiovanni-Vincentelli, Alberto
    Craninckx, Jan
    Van der Plas, Geert
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (01) : 80 - 92
  • [23] A 0.92mW 10-bit 50-MS/s SAR ADC in 0.13μm CMOS Process
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Yin-Zu
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 236 - 237
  • [24] A 10-B 50-MS/S 500-MW A/D CONVERTER USING A DIFFERENTIAL-VOLTAGE SUBCONVERTER
    MIKI, T
    KOUNO, H
    KUMAMOTO, T
    KINOSHITA, Y
    IGARASHI, T
    OKADA, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (04) : 516 - 522
  • [25] A 1 V 186-μW 50-MS/s 10-bit subrange SAR ADC in 130-nm CMOS process
    余明元
    李婷
    杨家琪
    张双双
    林福江
    贺林
    Journal of Semiconductors, 2016, (07) : 128 - 134
  • [26] A 1 V 186-μW 50-MS/s 10-bit subrange SAR ADC in 130-nm CMOS process
    余明元
    李婷
    杨家琪
    张双双
    林福江
    贺林
    Journal of Semiconductors, 2016, 37 (07) : 128 - 134
  • [27] 14-Bit SAR ADC with On-Chip Digital Bubble Sorting Calibration Technology
    Fan, Hua
    Chen, Zhuorui
    Xu, Tongrui
    Maloberti, Franco
    Wei, Qi
    Feng, Quanyuan
    CHINESE JOURNAL OF ELECTRONICS, 2025, 34 (01) : 125 - 136
  • [28] 14-Bit SAR ADC with on-Chip Digital Bubble Sorting Calibration Technology
    Hua Fan
    Zhuorui Chen
    Tongrui Xu
    Franco Maloberti
    Qi Wei
    Quanyuan Feng
    Chinese Journal of Electronics, 2025, 34 (01) : 125 - 136
  • [29] A 10-bit 50-MS/s pipelined ADC with opamp cuffent reuse
    Ryu, Seung-Tak
    Song, Bang-Sup
    Bacrania, Kantilal
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) : 475 - 485
  • [30] A 10-bit 50-MS/s SAR ADC with 1 fJ/Conversion in 14 nm SOI FinFET CMOS
    Wang, Aili
    Shi, C-J Richard
    INTEGRATION-THE VLSI JOURNAL, 2018, 62 : 246 - 257