A 10-b 50-MS/s 820-μW SAR ADC With On-Chip Digital Calibration

被引:71
|
作者
Yoshioka, Masato [1 ]
Ishikawa, Kiyoshi [1 ]
Takayama, Takeshi [2 ]
Tsukamoto, Sanroku [1 ]
机构
[1] Fujitsu Labs Ltd, Kawasaki, Kanagawa 2118588, Japan
[2] Fujitsu VLSI Ltd, Kasugai, Aichi 4870013, Japan
关键词
Analog-to-digital converter (ADC); digital calibration; successive approximation register;
D O I
10.1109/TBCAS.2010.2081362
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
This 10-b 50-MSamples/s SAR analog-to-digital converter (ADC) features on-chip digital calibration techniques, comparator offset cancellation, a capacitor digital-to-analog converter (CDAC) linearity calibration, and internal clock control to compensate for PVT variations. A split-CDAC reduces the exponential increase in the number of unit capacitors needed and enables the input load capacitance to be as small as the kT/C noise restriction. The prototype fabricated in 65 nm 1P7M complementary metal-oxide semiconductor with MIM capacitor achieves 56.6 dB SNDR at 50-MSamples/s, 25-MHz input frequency and consumes 820 mu W from a 1.0-V supply, including the digital calibration circuits. The figure of merit was 29.7 fJ/conversion-step under the Nyquist condition. The ADC occupied an active area of 0.039 mm(2).
引用
收藏
页码:410 / 416
页数:7
相关论文
共 50 条
  • [41] A 10-b 320-MS/s Stage-Gain-Error Self-Calibration Pipeline ADC
    Tseng, Chien-Jian
    Chen, Hung-Wei
    Shen, Wei-Ting
    Cheng, Wei-Chih
    Chen, Hsin-Shu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (06) : 1334 - 1343
  • [42] Design and Implementation of an 11-bit 50-MS/s Split SAR ADC in 65 nm CMOS
    Anh Trong Huynh
    Hoa Thai Duong
    Hoang Viet Le
    Skafidas, Efstratios
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 305 - 308
  • [43] A Calibration-Free 12-bit 50-MS/s Full-Analog SAR ADC With Feedback Zero-Crossing Detectors
    Chang, Kwuang-Han
    Hsieh, Chih-Cheng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (06) : 1624 - 1635
  • [44] A 10-b 20-MS/s SAR ADC With DAC-Compensated Discrete-Time Reference Driver
    Liu, Maoqiang
    van Roermund, Arthur H. M.
    Harpe, Pieter
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (02) : 417 - 427
  • [45] A 10-b 320-MS/s Dual-Residue Pipelined SAR ADC with Binary Search Current Interpolator
    Cho, Kang-Il
    Kwak, Yong-Sik
    Kim, Ho-Jin
    Boo, Jun-Ho
    Lee, Seung-Hoon
    Ahn, Gil-Cho
    2019 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2019,
  • [46] A 14-b 30MS/s 0.75mm2 pipelined ADC with on-chip digital self-calibration
    Lee, Ho-Young
    Oh, Tae-Hwan
    Park, Ho-Jin
    Lee, Hae-Seung
    Spaeth, Mark
    Kim, Jae-Whui
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 313 - +
  • [47] A 10-bit 50-MS/s subsampling pipelined ADC based on SMDAC and opamp sharing
    Chen Lijie
    Zhou Yumei
    Wei Baoyue
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (11) : 1150061 - 1150067
  • [48] A 10-bit 50-MS/s subsampling pipelined ADC based on SMDAC and opamp sharing
    陈利杰
    周玉梅
    卫宝跃
    半导体学报, 2010, 31 (11) : 93 - 99
  • [49] A 14-bit 50-MS/s Pipelined Analog-to-Digital Converter with Digital Error Calibration
    Piatak, Ivan
    Pilipko, Mikhail
    Morozov, Dmitry
    2015 INTERNATIONAL SIBERIAN CONFERENCE ON CONTROL AND COMMUNICATIONS (SIBCON), 2015,
  • [50] A 0.45mW 12b 12.5MS/s SAR ADC with Digital Calibration
    Li, Wei
    Wang, Tao
    Grilo, Jorge A.
    Temes, Gabor C.
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,