A 10-Bits 50-MS/s SAR ADC Based on Area-Efficient and Low-Energy Switching Scheme

被引:11
|
作者
Lu, Chi-Chang [1 ]
Huang, Ding-Ke [1 ]
机构
[1] Natl Formosa Univ, Dept Elect Engn, Huwei 632, Taiwan
来源
IEEE ACCESS | 2020年 / 8卷 / 08期
关键词
SAR ADC; capacitive digital-to-analog converter; low-power; CMOS; ERROR;
D O I
10.1109/ACCESS.2020.2971665
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 10-bits successive approximation register analog-to-digital converter (SAR ADC) for low-power applications. The input signals are multiplied by two because the dual sampling technique is used during the sampling phase. In this design, a comparator circuit with four input terminals was also applied to implement a fully differential capacitive digital-to-analog converter (CDAC). Simultaneously, by employing an area-efficient and low-energy switching scheme for the capacitive digital-to-analog converter, the average switching energy can be reduced significantly. The proposed design also achieved a reduction in the number of the capacitors and the controlled switches compared with those required in the conventional SAR ADC design. A prototype had been designed and implemented using TSMC 90-nm CMOS 1P9M technology. The measurement results showed that differential nonlinearity and integral nonlinearity of 0.36 least significant bit (LSB) and 0.45 LSB, respectively. At a sampling rate of 50-MS/s with a single 1.2-V power supply, the power consumption was 664 mu W. This design also achieved a signal-to-noise-and-distortion ratio of 57.6 dB and spurious-free dynamic range of 65.8 dB at the input frequency of 5-MHz. The ADC core occupied an active area of 102 x 235 mu m(2).
引用
收藏
页码:28257 / 28266
页数:10
相关论文
共 50 条
  • [1] Low-energy and area-efficient tri-level switching scheme for SAR ADC
    Yuan, C.
    Lam, Y.
    ELECTRONICS LETTERS, 2012, 48 (09) : 482 - U30
  • [2] Low-energy and area-efficient switching scheme for SAR A/D converter
    X. Y. Tong
    W. P. Zhang
    F. X. Li
    Analog Integrated Circuits and Signal Processing, 2014, 80 : 153 - 157
  • [3] Low-energy and area-efficient switching scheme for SAR A/D converter
    Tong, X. Y.
    Zhang, W. P.
    Li, F. X.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 80 (01) : 153 - 157
  • [4] Energy-efficient and area-efficient switching scheme based on multi-reference for SAR ADC
    Wang, Hao
    Zhu, Zhangming
    IEICE ELECTRONICS EXPRESS, 2015, 12 (04):
  • [5] A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Ying-Zu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 731 - 740
  • [6] A highly energy-efficient, area-efficient switching scheme for SAR ADC in biomedical applications
    Yushi Chen
    Yiqi Zhuang
    Hualian Tang
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 133 - 143
  • [7] A highly energy-efficient, area-efficient switching scheme for SAR ADC in biomedical applications
    Chen, Yushi
    Zhuang, Yiqi
    Tang, Hualian
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 101 (01) : 133 - 143
  • [8] Energy-efficient, area-efficient, high-accuracy and low-complexity switching scheme for SAR ADC
    Hu, Yunfeng
    Yi, Zichuan
    He, Zhihong
    Li, Bin
    IEICE ELECTRONICS EXPRESS, 2017, 14 (11):
  • [9] 1.2 V 10-bits 40 MS/s CMOS SAR ADC for low-power applications
    Lu, Chi-Chang
    Huang, Ding-Ke
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (06) : 857 - 862
  • [10] A Hybrid Energy-Efficient, Area-Efficient, Low-Complexity Switching Scheme in SAR ADC for Biosensor Applications
    Hu, Yunfeng
    Chen, Chaoyi
    Huang, Qingming
    Hu, Lexing
    Tang, Bin
    Hu, Mengsi
    Yuan, Bingbing
    Wu, Zhaohui
    Li, Bin
    MICROMACHINES, 2024, 15 (01)