A 10-Bits 50-MS/s SAR ADC Based on Area-Efficient and Low-Energy Switching Scheme

被引:11
|
作者
Lu, Chi-Chang [1 ]
Huang, Ding-Ke [1 ]
机构
[1] Natl Formosa Univ, Dept Elect Engn, Huwei 632, Taiwan
来源
IEEE ACCESS | 2020年 / 8卷 / 08期
关键词
SAR ADC; capacitive digital-to-analog converter; low-power; CMOS; ERROR;
D O I
10.1109/ACCESS.2020.2971665
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 10-bits successive approximation register analog-to-digital converter (SAR ADC) for low-power applications. The input signals are multiplied by two because the dual sampling technique is used during the sampling phase. In this design, a comparator circuit with four input terminals was also applied to implement a fully differential capacitive digital-to-analog converter (CDAC). Simultaneously, by employing an area-efficient and low-energy switching scheme for the capacitive digital-to-analog converter, the average switching energy can be reduced significantly. The proposed design also achieved a reduction in the number of the capacitors and the controlled switches compared with those required in the conventional SAR ADC design. A prototype had been designed and implemented using TSMC 90-nm CMOS 1P9M technology. The measurement results showed that differential nonlinearity and integral nonlinearity of 0.36 least significant bit (LSB) and 0.45 LSB, respectively. At a sampling rate of 50-MS/s with a single 1.2-V power supply, the power consumption was 664 mu W. This design also achieved a signal-to-noise-and-distortion ratio of 57.6 dB and spurious-free dynamic range of 65.8 dB at the input frequency of 5-MHz. The ADC core occupied an active area of 102 x 235 mu m(2).
引用
收藏
页码:28257 / 28266
页数:10
相关论文
共 50 条
  • [41] Energy-efficient switching scheme for ultra-low voltage SAR ADC
    Wu, Aidong
    Wu, Jianhui
    Huang, Jun
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 90 (02) : 507 - 511
  • [42] A 0.92mW 10-bit 50-MS/s SAR ADC in 0.13μm CMOS Process
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Yin-Zu
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 236 - 237
  • [43] A 12-Bit 10 MS/s SAR ADC With High Linearity and Energy-Efficient Switching
    Liu, Shubin
    Shen, Yi
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (10) : 1616 - 1627
  • [44] A 960 μW 10-bit 70-MS/s SAR ADC with an energy-efficient capacitor-switching scheme
    Wu, Yue
    Cheng, Xu
    Zeng, Xiaoyang
    MICROELECTRONICS JOURNAL, 2013, 44 (12) : 1260 - 1267
  • [45] A 10-b 50-MS/s 820-μW SAR ADC With On-Chip Digital Calibration
    Yoshioka, Masato
    Ishikawa, Kiyoshi
    Takayama, Takeshi
    Tsukamoto, Sanroku
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2010, 4 (06) : 410 - 416
  • [46] A 10 bit 50 MS/s SAR ADC with partial split capacitor switching scheme in 0.18 mu m CMOS
    Li Dong
    Meng Qiao
    Li Fei
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (01)
  • [47] A Highly Area-Efficient Switching Scheme based on Charge Sharing and Capacitor Holding for SAR ADCs
    Yifu Guo
    Lei Qiu
    Bingbing Yao
    Circuits, Systems, and Signal Processing, 2022, 41 : 6561 - 6580
  • [48] A Highly Area-Efficient Switching Scheme based on Charge Sharing and Capacitor Holding for SAR ADCs
    Guo, Yifu
    Qiu, Lei
    Yao, Bingbing
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (12) : 6561 - 6580
  • [49] A 92.1% area-efficient charge sharing switching scheme with near zero reset energy for SAR ADCs
    Peiyi Yue
    Yanbo Zhang
    Yongyuan Li
    Zhangming Zhu
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 119 - 131
  • [50] Energy efficient switching scheme based on MSB-split structure for SAR ADC
    Han, Shanshan
    Zhang, Lizhen
    Wu, Jianhui
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (01) : 135 - 139