A 10-Bits 50-MS/s SAR ADC Based on Area-Efficient and Low-Energy Switching Scheme

被引:11
|
作者
Lu, Chi-Chang [1 ]
Huang, Ding-Ke [1 ]
机构
[1] Natl Formosa Univ, Dept Elect Engn, Huwei 632, Taiwan
来源
IEEE ACCESS | 2020年 / 8卷 / 08期
关键词
SAR ADC; capacitive digital-to-analog converter; low-power; CMOS; ERROR;
D O I
10.1109/ACCESS.2020.2971665
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 10-bits successive approximation register analog-to-digital converter (SAR ADC) for low-power applications. The input signals are multiplied by two because the dual sampling technique is used during the sampling phase. In this design, a comparator circuit with four input terminals was also applied to implement a fully differential capacitive digital-to-analog converter (CDAC). Simultaneously, by employing an area-efficient and low-energy switching scheme for the capacitive digital-to-analog converter, the average switching energy can be reduced significantly. The proposed design also achieved a reduction in the number of the capacitors and the controlled switches compared with those required in the conventional SAR ADC design. A prototype had been designed and implemented using TSMC 90-nm CMOS 1P9M technology. The measurement results showed that differential nonlinearity and integral nonlinearity of 0.36 least significant bit (LSB) and 0.45 LSB, respectively. At a sampling rate of 50-MS/s with a single 1.2-V power supply, the power consumption was 664 mu W. This design also achieved a signal-to-noise-and-distortion ratio of 57.6 dB and spurious-free dynamic range of 65.8 dB at the input frequency of 5-MHz. The ADC core occupied an active area of 102 x 235 mu m(2).
引用
收藏
页码:28257 / 28266
页数:10
相关论文
共 50 条
  • [21] A 10-bit 50-MS/s Asynchronous SAR ADC in 65nm CMOS
    Zhao, Jiecheng
    Huang, Zhixiang
    Hou, Xueshi
    2022 IEEE 14TH INTERNATIONAL CONFERENCE ON ADVANCED INFOCOMM TECHNOLOGY (ICAIT 2022), 2022, : 225 - 229
  • [22] Energy and area-efficient tri-level switching procedure based on half of the reference voltage for SAR ADC
    Shahmohammadi, Mohsen
    Ashtiani, Shahin J.
    Kamarei, Mahmoud
    IEICE ELECTRONICS EXPRESS, 2012, 9 (17): : 1397 - 1401
  • [23] An energy-efficient 16 MS/s 10-bit SAR ADC with MSB-block switching scheme
    Wan, Mingkang
    Zhang, Yuwei
    Tang, Xian
    MICROELECTRONICS JOURNAL, 2024, 153
  • [24] A 10-bit 50-MS/s SAR ADC for Dual-Voltage Domain Portable Systems
    Tsai, Wei-Hao
    Kuo, Che-Hsun
    Chang, Soon-Jyh
    Lo, Li-Tse
    Wu, Ying-Cheng
    Chen, Chun-Jen
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2425 - 2428
  • [25] A 10b 20MS/s SAR ADC with a Low-Power and Area-Efficient DAC-Compensated Reference
    Liu, Maoqiang
    van Roermund, Arthur
    Harpe, Pieter
    ESSCIRC 2017 - 43RD IEEE EUROPEAN SOLID STATE CIRCUITS CONFERENCE, 2017, : 231 - 234
  • [26] Energy-Efficient Switching Scheme with 93.41% Reduction in Capacitor Area for SAR ADC
    Liu, Shubin
    Han, Haolin
    Ding, Ruixue
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (13)
  • [27] A 10-bit 50-MS/s redundant SAR ADC with split capacitive-array DAC
    Amir Arian
    Mehdi Saberi
    Saied Hosseini-Khayat
    Reza Lotfi
    Yusuf Leblebici
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 583 - 589
  • [28] A 17 MS/s SAR ADC with energy-efficient switching strategy
    Mahdavi, Sina
    Kazeminia, Sarang
    Hadidi, Khayrollah
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 103 (01) : 223 - 236
  • [29] A 17 MS/s SAR ADC with energy-efficient switching strategy
    Sina Mahdavi
    Sarang Kazeminia
    Khayrollah Hadidi
    Analog Integrated Circuits and Signal Processing, 2020, 103 : 223 - 236
  • [30] A 10-bit 50-MS/s redundant SAR ADC with split capacitive-array DAC
    Arian, Amir
    Saberi, Mehdi
    Hosseini-Khayat, Saied
    Lotfi, Reza
    Leblebici, Yusuf
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (03) : 583 - 589