A 10-b 50-MS/s 820-μW SAR ADC With On-Chip Digital Calibration

被引:71
|
作者
Yoshioka, Masato [1 ]
Ishikawa, Kiyoshi [1 ]
Takayama, Takeshi [2 ]
Tsukamoto, Sanroku [1 ]
机构
[1] Fujitsu Labs Ltd, Kawasaki, Kanagawa 2118588, Japan
[2] Fujitsu VLSI Ltd, Kasugai, Aichi 4870013, Japan
关键词
Analog-to-digital converter (ADC); digital calibration; successive approximation register;
D O I
10.1109/TBCAS.2010.2081362
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
This 10-b 50-MSamples/s SAR analog-to-digital converter (ADC) features on-chip digital calibration techniques, comparator offset cancellation, a capacitor digital-to-analog converter (CDAC) linearity calibration, and internal clock control to compensate for PVT variations. A split-CDAC reduces the exponential increase in the number of unit capacitors needed and enables the input load capacitance to be as small as the kT/C noise restriction. The prototype fabricated in 65 nm 1P7M complementary metal-oxide semiconductor with MIM capacitor achieves 56.6 dB SNDR at 50-MSamples/s, 25-MHz input frequency and consumes 820 mu W from a 1.0-V supply, including the digital calibration circuits. The figure of merit was 29.7 fJ/conversion-step under the Nyquist condition. The ADC occupied an active area of 0.039 mm(2).
引用
收藏
页码:410 / 416
页数:7
相关论文
共 50 条
  • [1] A 12-bit 50-MS/s 3.3-mW SAR ADC with Background Digital Calibration
    Liu, Wenbo
    Huang, Pingli
    Chiu, Yun
    2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,
  • [2] Design of a Low Power 10-b 8-MS/s Asynchronous SAR ADC with On-Chip Reference Voltage Generator
    Shehzad, Khuram
    Verma, Deeksha
    Khan, Danial
    Ul Ain, Qurat
    Basim, Muhammad
    Kim, Sung Jin
    Pu, YoungGun
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    ELECTRONICS, 2020, 9 (05)
  • [3] An embedded 240-mW 10-b 50-MS/s CMOS ADC in 1-mm(2)
    Bult, K
    Buchwald, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (12) : 1887 - 1895
  • [4] A 1.15 W 200 kS/s 10-b Monotonic SAR ADC Using Dual On-Chip Calibrations and Accuracy Enhancement Techniques
    Lee, Jae-Hun
    Park, Dasom
    Cho, Woojin
    Huu Nhan Phan
    Cong Luong Nguyen
    Lee, Jong-Wook
    SENSORS, 2018, 18 (10)
  • [5] A 10-Bit 50-MS/s 11.9μW SAR ADC with CM Biased Capacitor Switching Method
    Naidu, Pragada V. Satya Challayya
    Chaudhary, Priyanka
    Anudeep, Manchikatla
    Kumar, Ashish
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 1, 2016, : 540 - 545
  • [6] A 10-bit, 50-MS/s Cyclic and SAR Combined Two-stage ADC with Gain Error Calibration
    Park, Cheonwi
    Lee, Byung-geun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (06) : 585 - 593
  • [7] A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Ying-Zu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 731 - 740
  • [8] Digital Background Calibration Assisted with Noise-Shaping for a 10-b Bridged SAR ADC
    Xie, Shuang
    Wang, Yong
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (13)
  • [9] A 10-b 10MS/s SAR ADC with Power and Accuracy Control of the Comparator
    Rikan, Behnam Samadpoor
    Seo, Dong-Hyeon
    Lee, Kang-Yoon
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 225 - 226
  • [10] Power and Bandwidth Scalable 10-b 30-MS/s SAR ADC
    Lee, Byung-Geun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (06) : 1103 - 1110