Architecture of reconfigurable a low bower gigabit ATM switch

被引:1
|
作者
Lele, AM [1 ]
Nandy, SK [1 ]
机构
[1] Indian Inst Sci, Supercomp Educ & Res Ctr, Bangalore 560012, Karnataka, India
来源
VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN | 2001年
关键词
D O I
10.1109/ICVD.2001.902667
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multistage switch interconnects like banyan switches are preferred in high speed networks for their cascadable structure and suitability for VLSI implementation. However most of these switch implementations are monolithic in nature and do nor provide flexibility of dynamic re-routing of cells from active ports through idle ports. In this paper we rake a critical look at a basic 8 x 8 benes switch from the perspective of identifying smaller blocks which can be pipelined in space and temporally multiplexed to exploit hardware reuse. A topological analysis of a 8 x 8 benes switch is carried out to identify mutually exclusive path sets that can be overlayed for hardware reuse. Based on this analysis we arrive at a basic building block called X-Structure, using which a 8 x 8 switch is constructed. The X-structure supports dynamic re-routing of cells and power down mode. A communication controller is designed using the the X-Structure based ATM switch at its core. A performance evaluation of the switch indicates a power saving of 66.66% due to hardware reuse, an 18.6% increase in hardware utilization and an aggregate throughput of 2.66 Gbps for a 8 x 8 switch.
引用
收藏
页码:242 / 247
页数:6
相关论文
共 50 条
  • [41] Large scale ATM switch architecture for Tbit/s systems
    Moriwaki, Norihiko
    Makimoto, Akio
    Oguri, Yozo
    Wada, Mitsuhiro
    Kozaki, Takahiko
    Conference Record / IEEE Global Telecommunications Conference, 1998, 1 : 334 - 338
  • [42] Gauss. A simple high performance switch architecture for ATM
    de, Vries, R.J.F.
    Computer Communications Review, 1990, 20 (04):
  • [43] RAZAN: A high-performance switch architecture for ATM networks
    Abd-El-Barr, M
    Al-Tawil, K
    Youssef, H
    Al-Jarad, T
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 1998, 11 (04) : 275 - 285
  • [44] Bodhi: A highly modular terabit ATM switch fabric architecture
    Agrawal, JP
    Yap, FT
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1998, E81B (02) : 182 - 193
  • [45] ATM switch concept and the ATM pipe switch
    Larsson, Mikael
    Ljungberg, Martin
    Rooth, Jan
    Ericsson Review (English Edition), 1993, 70 (01): : 12 - 20
  • [46] A modular and scalable ATM switch using shared buffer architecture
    Park, YK
    Lee, G
    APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 318 - 321
  • [47] Architecture of a multigigabit ATM core switch for the B-ISDN
    Rathgeb, EP
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1998, E81B (02) : 251 - 257
  • [48] A VLSI architecture for an 80 Gb/s ATM switch core
    Andersson, P
    Svensson, C
    EIGHTH ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1996 PROCEEDINGS, 1996, : 9 - 15
  • [49] Architecture, defect tolerance, and buffer design for a new ATM switch
    Jain, VK
    Lin, L
    Horiguchi, S
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (04): : 338 - 345
  • [50] Architecture designs of a large-capacity Abacus ATM switch
    Chao, HJ
    Park, JS
    GLOBECOM 98: IEEE GLOBECOM 1998 - CONFERENCE RECORD, VOLS 1-6: THE BRIDGE TO GLOBAL INTEGRATION, 1998, : 369 - 374