Architecture of reconfigurable a low bower gigabit ATM switch

被引:1
|
作者
Lele, AM [1 ]
Nandy, SK [1 ]
机构
[1] Indian Inst Sci, Supercomp Educ & Res Ctr, Bangalore 560012, Karnataka, India
来源
VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN | 2001年
关键词
D O I
10.1109/ICVD.2001.902667
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multistage switch interconnects like banyan switches are preferred in high speed networks for their cascadable structure and suitability for VLSI implementation. However most of these switch implementations are monolithic in nature and do nor provide flexibility of dynamic re-routing of cells from active ports through idle ports. In this paper we rake a critical look at a basic 8 x 8 benes switch from the perspective of identifying smaller blocks which can be pipelined in space and temporally multiplexed to exploit hardware reuse. A topological analysis of a 8 x 8 benes switch is carried out to identify mutually exclusive path sets that can be overlayed for hardware reuse. Based on this analysis we arrive at a basic building block called X-Structure, using which a 8 x 8 switch is constructed. The X-structure supports dynamic re-routing of cells and power down mode. A communication controller is designed using the the X-Structure based ATM switch at its core. A performance evaluation of the switch indicates a power saving of 66.66% due to hardware reuse, an 18.6% increase in hardware utilization and an aggregate throughput of 2.66 Gbps for a 8 x 8 switch.
引用
收藏
页码:242 / 247
页数:6
相关论文
共 50 条
  • [11] A RECONFIGURABLE ATM SWITCH FABRIC FOR FAULT TOLERANCE AND TRAFFIC BALANCING
    YANG, SC
    SILVESTER, JA
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1991, 9 (08) : 1205 - 1217
  • [12] Reconfigurable crossbar switch architecture for network processors
    Freitas, Henrique C.
    Carvalho, Milene B.
    Amaral, Alexandre M.
    Diniz, Amanda R. M.
    Martins, Carlos A. P. S.
    Ramos, Luiz E. S.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4042 - +
  • [13] A scalable and reconfigurable priority queue architecture for ATM switches
    Choi, YH
    Lee, PG
    COMPUTER COMMUNICATIONS, 2000, 23 (04) : 333 - 340
  • [14] A Study of Reconfigurable Switch Architecture for Chiplets Interconnection
    Meng, Hui
    Zhao, Qian
    Yoshida, Takaichi
    2022 TENTH INTERNATIONAL SYMPOSIUM ON COMPUTING AND NETWORKING WORKSHOPS, CANDARW, 2022, : 69 - 75
  • [15] THE BARREL SWITCH - AN ATM SWITCH ARCHITECTURE FOR HIGH-SPEED SWITCHING
    SHOBATAKE, Y
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 1994, 77 (10): : 11 - 20
  • [16] A LOW LATENCY CROSSBAR ATM SWITCH
    DAHLGREN, K
    ELECTRONIC PRODUCT DESIGN, 1995, 16 (05): : 35 - &
  • [17] OBiTS: High-performamce and fault-tolerant - ATM switch for gigabit networks
    Guizani, M
    Chaudhry, G
    10TH INTERNATIONAL CONFERENCE ON COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 1997, : 56 - 59
  • [18] Design and implementation of a shared buffer architecture for a Gigabit Ethernet packet switch
    O'Kane, S
    Sezer, S
    Toal, C
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 283 - 286
  • [19] IBM 8265 ATM backbone switch hardware architecture
    Alaiwan, Haissam
    Computer Networks, 1999, 31 (06): : 527 - 539
  • [20] IBM 8265 ATM Backbone Switch hardware architecture
    Alaiwan, H
    COMPUTER NETWORKS-THE INTERNATIONAL JOURNAL OF COMPUTER AND TELECOMMUNICATIONS NETWORKING, 1999, 31 (06): : 527 - 539