Architecture of reconfigurable a low bower gigabit ATM switch

被引:1
|
作者
Lele, AM [1 ]
Nandy, SK [1 ]
机构
[1] Indian Inst Sci, Supercomp Educ & Res Ctr, Bangalore 560012, Karnataka, India
来源
VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN | 2001年
关键词
D O I
10.1109/ICVD.2001.902667
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multistage switch interconnects like banyan switches are preferred in high speed networks for their cascadable structure and suitability for VLSI implementation. However most of these switch implementations are monolithic in nature and do nor provide flexibility of dynamic re-routing of cells from active ports through idle ports. In this paper we rake a critical look at a basic 8 x 8 benes switch from the perspective of identifying smaller blocks which can be pipelined in space and temporally multiplexed to exploit hardware reuse. A topological analysis of a 8 x 8 benes switch is carried out to identify mutually exclusive path sets that can be overlayed for hardware reuse. Based on this analysis we arrive at a basic building block called X-Structure, using which a 8 x 8 switch is constructed. The X-structure supports dynamic re-routing of cells and power down mode. A communication controller is designed using the the X-Structure based ATM switch at its core. A performance evaluation of the switch indicates a power saving of 66.66% due to hardware reuse, an 18.6% increase in hardware utilization and an aggregate throughput of 2.66 Gbps for a 8 x 8 switch.
引用
收藏
页码:242 / 247
页数:6
相关论文
共 50 条
  • [31] Architecture, defect tolerance, and buffer design for a new ATM switch
    Jain, VK
    Lin, L
    Horiguchi, S
    SECOND ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1997 PROCEEDINGS, 1997, : 248 - 258
  • [32] A GROWABLE PACKET (ATM) SWITCH ARCHITECTURE - DESIGN PRINCIPLES AND APPLICATIONS
    ENG, KY
    KAROL, MJ
    YEH, YS
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1992, 40 (02) : 423 - 430
  • [33] A GROWABLE PACKET (ATM) SWITCH ARCHITECTURE - DESIGN PRINCIPLES AND APPLICATIONS
    ENG, KY
    KAROL, MJ
    YEH, YS
    DALLAS GLOBECOM 89, VOLS 1-3: COMMUNICATIONS TECHNOLOGY FOR THE 1990S AND BEYOND, 1989, : 1159 - 1165
  • [34] A CONTROL-AHEAD ATM SWITCH ARCHITECTURE AND ITS PERFORMANCE
    YAMAMOTO, M
    TODE, H
    OKADA, H
    TEZUKA, Y
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1991, 9 (09) : 1549 - 1559
  • [35] A fast parallel-tree switch architecture for ATM networks
    Al-Mouhamed, M
    Youssef, H
    Hasan, W
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 1998, 11 (01) : 59 - 77
  • [36] A switch control software architecture for future ATM broadband services
    DuqueAnton, M
    Gunther, R
    Meuser, T
    Wasel, J
    Karabek, R
    GLOBECOM 97 - IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, CONFERENCE RECORD, VOLS 1-3, 1997, : 546 - 550
  • [37] Large scale ATM switch architecture for Tbit/s systems
    Moriwaki, N
    Makimoto, A
    Oguri, Y
    Wada, M
    Kozaki, T
    GLOBECOM 98: IEEE GLOBECOM 1998 - CONFERENCE RECORD, VOLS 1-6: THE BRIDGE TO GLOBAL INTEGRATION, 1998, : 334 - 338
  • [38] Fast parallel-tree switch architecture for ATM networks
    King Fahd Univ of Petroleum and, Minerals, Dhahran, Saudi Arabia
    Int J Commun Syst, 1 (59-77):
  • [39] The UniMIN switch architecture for large-scale ATM switches
    Byun, SH
    Sung, DK
    IEEE-ACM TRANSACTIONS ON NETWORKING, 2000, 8 (01) : 109 - 120
  • [40] THE TERA PROJECT - A HYBRID QUEUING ATM SWITCH ARCHITECTURE FOR LAN
    BIANCHINI, RP
    KIM, HS
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1995, 13 (04) : 673 - 685