RAZAN: A high-performance switch architecture for ATM networks

被引:0
|
作者
Abd-El-Barr, M
Al-Tawil, K
Youssef, H
Al-Jarad, T
机构
[1] King Fahd Univ Petr & Minerals, Dept Comp Engn, Dhahran 31261, Saudi Arabia
[2] Univ Saskatchewan, Dept Comp Sci, Saskatoon, SK S7N 0W0, Canada
[3] Univ Saskatchewan, Dept Elect Engn, Saskatoon, SK S7N 0W0, Canada
关键词
B-ISDN; ATM switch architecture; multistage interconnection networks (MINs); performance evaluation; analytical model; simulation;
D O I
10.1002/(SICI)1099-1131(199807/08)11:4<275::AID-DAC367>3.0.CO;2-9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper a high-performance packet switch architecture based on the improved logical neighbourhood (ILN) interconnection network, called RAZAN, is presented. RAZAN is an NxN multistage interconnection network (MIN) which consists of n stages, where n = log(2)N, of switching elements. Each stage consists of a column of N switching elements and (n + 1) x N links. Each switch has n + 1 inputs and n + 1 outputs. Every switching element j is connected to those n + 1 neighbouring switches in the next stage whose binary addresses differ by at most 1 bit from the binary address of switch j. The performance of RAZAN is evaluated both analytically and via simulation under uniform traffic load. The analytical and simulation performance evaluation results are compared. The performance of RAZAN is compared with a number of existing ATM switch architectures such as Benes, parallel banyan and Tagle networks. It is shown that RAZAN exhibits better performance in terms of both the rate of cell loss and throughput. This advantage of RAZAN over existing ATM switch architectures has been achieved at the expense of a moderate increase in switch complexity. In addition, an important characteristic which RAZAN possesses and which distinguishes it further from most existing ATM switch architectures is its ability to achieve very high throughput (higher than 80 per cent) in the presence of faulty switches and/or links. In this paper the fault tolerance characteristics of RAZAN are presented. However, space constraints do not allow us to present a detailed analysis of the fault tolerance and reliability features of RAZAN. These aspects are elaborated in a separate publication. (C) 1998 John Wiley & Sons, Ltd.
引用
收藏
页码:275 / 285
页数:11
相关论文
共 50 条
  • [1] A high-performance ATM switch with multicasting
    Ho, JD
    Sharma, NK
    GLOBECOM'99: SEAMLESS INTERCONNECTION FOR UNIVERSAL SERVICES, VOL 1-5, 1999, : 1396 - 1400
  • [2] A novel switch architecture for high-performance computing and signal processing networks
    Sukhtankar, S
    Hecht, D
    Rosen, W
    THIRD IEEE INTERNATIONAL SYMPOSIUM ON NETWORK COMPUTING AND APPLICATIONS, PROCEEDINGS, 2004, : 215 - 222
  • [3] Gauss. A simple high performance switch architecture for ATM
    de, Vries, R.J.F.
    Computer Communications Review, 1990, 20 (04):
  • [4] High-Performance FPGA Network Switch Architecture
    Papaphilippou, Philippos
    Meng, Jiuxi
    Luk, Wayne
    2020 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS (FPGA '20), 2020, : 76 - 85
  • [5] Access paths and testing in an ultra high-performance ATM switch
    Butner, SE
    1998 IEEE INTERNATIONAL PERFORMANCE, COMPUTING AND COMMUNICATIONS CONFERENCE, 1997, : 373 - 378
  • [6] A high-performance ATM switch with completely and fairly shared buffers
    Hwang, WY
    Chen, WT
    Deng, YW
    1997 INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS, PROCEEDINGS, 1997, : 203 - 208
  • [7] A high-performance switch architecture based on mesh of trees
    Chang, Hyung Jae
    Qu, Guannan
    Zheng, S. Q.
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2013, 26 (12) : 1543 - 1561
  • [8] Distributed high-performance computing over ATM networks
    Gorbachev, SV
    Gontcharova, EA
    Ignatiev, MB
    Sheinin, YE
    PROCEEDINGS OF THE HIGH-PERFORMANCE COMPUTING (HPC'98), 1998, : 216 - 221
  • [9] Design and evaluation of a high-performance ATM firewall switch and its applications
    Xu, J
    Singhal, M
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1999, 17 (06) : 1190 - 1200
  • [10] MS4 - A HIGH-PERFORMANCE OUTPUT BUFFERING ATM SWITCH
    AWDEH, RY
    MOUFTAH, HT
    COMPUTER COMMUNICATIONS, 1995, 18 (09) : 631 - 644