Reduction of complex MOS structures in switch-level simulators

被引:0
|
作者
Aissi, C [1 ]
Gobovic, D [1 ]
机构
[1] Univ SW Louisiana, Lafayette, LA 70504 USA
关键词
D O I
10.1016/S0026-2692(97)00089-X
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The ratio of a transistor's width to its length is the only geometric parameter available to design engineers that affects the performance of a MOS transistor. This ratio, known also as the shape factor, defines the transistor strength. Most switch-level simulators are built with knowledge of the transistor strength. In this paper, a theory that will provide a method for calculating the equivalent transistor strength (shape factor) of complex MOS transistor structures is developed. In the case of non-series-parallel MOS structures, this method includes a Y-to-Delta transformation which usually leads to a significant reduction of circuit complexity. The results obtained are applicable to both NMOS and CMOS structures. The method introduced is illustrated by examples. Computer simulation is also used to show the validity and effectiveness of the results obtained. (C) 1998 Published by Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:431 / 439
页数:9
相关论文
共 50 条
  • [31] Discrete formalization of switch-level circuit behavior
    Univ of Surrey, Surrey, United Kingdom
    Integr VLSI J, 2 (161-192):
  • [32] Verification and fault synthesis algorithm at switch-level
    Javaheri, M. Reza
    Sedaghat, Reza
    Kant, Leo
    Zalev, Jason
    MICROPROCESSORS AND MICROSYSTEMS, 2006, 30 (04) : 199 - 208
  • [33] DESIGNING CMOS CIRCUITS FOR SWITCH-LEVEL TESTABILITY
    LIU, DL
    MCCLUSKEY, EJ
    IEEE DESIGN & TEST OF COMPUTERS, 1987, 4 (04): : 42 - 49
  • [34] SWIFT: Switch-Level Fault Simulation on GPUs
    Schneider, Eric
    Wunderlich, Hans-Joachim
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (01) : 122 - 135
  • [35] SWITCH-LEVEL SIMULATION BASED ON LOCAL DECISIONS
    TJARNSTROM, R
    INTEGRATION-THE VLSI JOURNAL, 1990, 9 (03) : 321 - 338
  • [36] Emulating switch-level models of CMOS circuits
    Ejlali, Alireza
    Miremadi, Seyed Ghassem
    MICROELECTRONIC ENGINEERING, 2007, 84 (02) : 204 - 212
  • [37] A new description of CMOS circuits at switch-level
    Pedram, M
    Wu, XW
    PROCEEDINGS OF THE ASP-DAC '97 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1997, 1996, : 551 - 556
  • [38] SWITCH-LEVEL TESTABILITY OF THE DYNAMIC CMOS PLA
    COCKBURN, BF
    BRZOZOWSKI, JA
    INTEGRATION-THE VLSI JOURNAL, 1990, 9 (01) : 49 - 80
  • [39] Gate recognition and netlist reduction for switch-level simulation of dynamic bit-level systolic arrays
    Blotti, A
    Mannozzi, F
    Roncella, R
    Saletti, R
    Tinfena, F
    2001 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2001, : 56 - 60
  • [40] Cell-Aware Test Generation Time Reduction by Using Switch-Level ATPG
    Chuang, Po-Yao
    Wu, Cheng-Wen
    Chen, Harry H.
    2017 INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA), 2017, : 27 - 32