Reduction of complex MOS structures in switch-level simulators

被引:0
|
作者
Aissi, C [1 ]
Gobovic, D [1 ]
机构
[1] Univ SW Louisiana, Lafayette, LA 70504 USA
关键词
D O I
10.1016/S0026-2692(97)00089-X
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The ratio of a transistor's width to its length is the only geometric parameter available to design engineers that affects the performance of a MOS transistor. This ratio, known also as the shape factor, defines the transistor strength. Most switch-level simulators are built with knowledge of the transistor strength. In this paper, a theory that will provide a method for calculating the equivalent transistor strength (shape factor) of complex MOS transistor structures is developed. In the case of non-series-parallel MOS structures, this method includes a Y-to-Delta transformation which usually leads to a significant reduction of circuit complexity. The results obtained are applicable to both NMOS and CMOS structures. The method introduced is illustrated by examples. Computer simulation is also used to show the validity and effectiveness of the results obtained. (C) 1998 Published by Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:431 / 439
页数:9
相关论文
共 50 条
  • [21] INTRACTABILITY IN LINEAR SWITCH-LEVEL SIMULATION
    HUANG, LP
    BRYANT, RE
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (06) : 829 - 836
  • [22] SLS - A FAST SWITCH-LEVEL SIMULATOR
    BARZILAI, Z
    BEECE, DK
    HUISMAN, LM
    IYENGAR, VS
    SILBERMAN, GM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (08) : 838 - 849
  • [23] MAGNITUDE CLASSES IN SWITCH-LEVEL MODELING
    CERNY, E
    HAYES, JP
    RUMIN, NC
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 284 - 288
  • [24] A HARDWARE ARCHITECTURE FOR SWITCH-LEVEL SIMULATION
    DALLY, WJ
    BRYANT, RE
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1985, 4 (03) : 239 - 250
  • [25] A VALUE SYSTEM FOR SWITCH-LEVEL MODELING
    SMITH, SP
    ACOSTA, RD
    IEEE DESIGN & TEST OF COMPUTERS, 1990, 7 (03): : 33 - 41
  • [26] Design of magnitude Comparator in switch-level
    Ye, Shu
    Han, Shu
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1998, 26 (05): : 116 - 118
  • [27] A discrete formalization of switch-level circuit behavior
    Korver, WHFJ
    INTEGRATION-THE VLSI JOURNAL, 1996, 20 (02) : 161 - 192
  • [28] SWITCH-LEVEL OPTION ADDED TO VERILOG SIMULATION
    LIPMAN, J
    EDN, 1995, 40 (17) : 15 - 16
  • [29] DESIGN OF TERNARY ADIABATIC MULTIPLIER ON SWITCH-LEVEL
    Wang Pengjun Li Kunpeng Mei Fengna (Institute of Circuits and Systems
    Journal of Electronics(China), 2011, 28 (03) : 375 - 382
  • [30] Design of ternary adiabatic counter on switch-level
    Wang P.-J.
    Li K.-P.
    Mei F.-N.
    Chen Y.-W.
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2011, 45 (08): : 1502 - 1508