Mobile Networks-on-Chip Mapping Algorithms for Optimization of Latency and Energy Consumption

被引:11
|
作者
Kumar, Arvind [1 ]
Sehgal, Vivek Kumar [1 ]
Dhiman, Gaurav [2 ]
Vimal, S. [3 ]
Sharma, Ashutosh [4 ]
Park, Sangoh [5 ]
机构
[1] Jaypee Univ Informat Technol, Dept Comp Sci & Engn, Waknaghat, India
[2] Govt Bikram Coll Commerce, Dept Comp Sci, Patiala, Punjab, India
[3] Ramco Inst Technol, Dept Comp Sci & Engn, Rajapalayam, Tamil Nadu, India
[4] Southern Fed Univ, Rostov Na Donu, Russia
[5] Chung Ang Univ, Sch Comp Sci Engn, Seoul, South Korea
来源
MOBILE NETWORKS & APPLICATIONS | 2022年 / 27卷 / 02期
关键词
System-on-chip; Networks-on-Chip; NoC topology; Mapping algorithm; Energy consumption;
D O I
10.1007/s11036-021-01827-0
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the advancement in technology, it is now possible to integrate hundreds of cores onto single silicon semiconductor chip or silicon die. In order to provide communication between these cores, large number of resources are required and it leads to the communication problem in System-on- Chip (SoC), which is solved by introduction of Networks-on-Chip (NoC). NoC proves to be most efficient in terms of flexibility, scalability and parallelism. In this paper, the proposed mapping algorithms, Horological Mapping (HorMAP), Rotational Mapping (RtMAP) and Divide and Conquer Mapping (DACMAP) for mapping of tasks onto cores, basically concentrate on the optimization of latency, queuing time, service time and energy consumption of topology at constant bandwidth required. The experimental results discussed in this paper shows the comparison of proposed algorithms with traditional random mapping algorithm. In this paper, 2D mesh topology with XY routing is considered for the simulation of proposed algorithms.
引用
收藏
页码:637 / 651
页数:15
相关论文
共 50 条
  • [1] Mobile Networks-on-Chip Mapping Algorithms for Optimization of Latency and Energy Consumption
    Arvind Kumar
    Vivek Kumar Sehgal
    Gaurav Dhiman
    S. Vimal
    Ashutosh Sharma
    Sangoh Park
    Mobile Networks and Applications, 2022, 27 : 637 - 651
  • [2] Fuzzy-based mapping algorithms to design networks-on-chip
    Taassori, Mehdi
    Niroomand, Sadegh
    Uysal, Sener
    Hadi-Vencheh, Abdollah
    Vizvari, Bela
    JOURNAL OF INTELLIGENT & FUZZY SYSTEMS, 2016, 31 (01) : 27 - 43
  • [3] An Analytical Latency Model for Networks-on-Chip
    Kiasari, Abbas Eslami
    Lu, Zhonghai
    Jantsch, Axel
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (01) : 113 - 123
  • [4] Low energy mapping for tree based networks-on-chip
    Chang Z.-W.
    Sang N.
    Xiong G.-Z.
    Dianzi Keji Daxue Xuebao/Journal of the University of Electronic Science and Technology of China, 2010, 39 (04): : 607 - 611
  • [5] Design networks-on-chip with latency/bandwidth guarantees
    Lin, S.
    Su, L.
    Su, H.
    Zhou, G.
    Jin, D.
    Zeng, L.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2009, 3 (02): : 184 - 194
  • [6] Evaluation of energy and buffer aware application mapping for networks-on-chip
    Celik, Cokun
    Bazlamacci, Cuneyt F.
    MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (04) : 325 - 336
  • [7] Multi-objective Optimization for Networks-on-Chip Architectures using Genetic Algorithms
    Morgan, Ahmed A.
    Elmiligi, Haytham
    El-Kharashi, M. Watheq
    Gebali, Fayez
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3725 - 3728
  • [8] A Runtime Optimization Selection Framework to Realize Energy Efficient Networks-on-Chip
    He, Yuan
    Kondo, Masaaki
    Nakada, Takashi
    Sasaki, Hiroshi
    Miwa, Shinobu
    Nakamura, Hiroshi
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2016, E99D (12): : 2881 - 2890
  • [9] Memory Access Aware Mapping for Networks-on-Chip
    Jin, Xi
    Guan, Nan
    Deng, Qingxu
    Yi, Wang
    2011 IEEE 17TH INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS (RTCSA 2011), VOL 1, 2011, : 339 - 348
  • [10] Energy model of networks-on-chip and a bus
    Wolkotte, Pascal T.
    Smit, Gerard J. M.
    Kavaldjiev, Nikolay
    Becker, Jens E.
    Becker, Juergen
    2005 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2005, : 82 - 85