Mobile Networks-on-Chip Mapping Algorithms for Optimization of Latency and Energy Consumption

被引:11
|
作者
Kumar, Arvind [1 ]
Sehgal, Vivek Kumar [1 ]
Dhiman, Gaurav [2 ]
Vimal, S. [3 ]
Sharma, Ashutosh [4 ]
Park, Sangoh [5 ]
机构
[1] Jaypee Univ Informat Technol, Dept Comp Sci & Engn, Waknaghat, India
[2] Govt Bikram Coll Commerce, Dept Comp Sci, Patiala, Punjab, India
[3] Ramco Inst Technol, Dept Comp Sci & Engn, Rajapalayam, Tamil Nadu, India
[4] Southern Fed Univ, Rostov Na Donu, Russia
[5] Chung Ang Univ, Sch Comp Sci Engn, Seoul, South Korea
来源
MOBILE NETWORKS & APPLICATIONS | 2022年 / 27卷 / 02期
关键词
System-on-chip; Networks-on-Chip; NoC topology; Mapping algorithm; Energy consumption;
D O I
10.1007/s11036-021-01827-0
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the advancement in technology, it is now possible to integrate hundreds of cores onto single silicon semiconductor chip or silicon die. In order to provide communication between these cores, large number of resources are required and it leads to the communication problem in System-on- Chip (SoC), which is solved by introduction of Networks-on-Chip (NoC). NoC proves to be most efficient in terms of flexibility, scalability and parallelism. In this paper, the proposed mapping algorithms, Horological Mapping (HorMAP), Rotational Mapping (RtMAP) and Divide and Conquer Mapping (DACMAP) for mapping of tasks onto cores, basically concentrate on the optimization of latency, queuing time, service time and energy consumption of topology at constant bandwidth required. The experimental results discussed in this paper shows the comparison of proposed algorithms with traditional random mapping algorithm. In this paper, 2D mesh topology with XY routing is considered for the simulation of proposed algorithms.
引用
收藏
页码:637 / 651
页数:15
相关论文
共 50 条
  • [41] Energy and performance-aware application mapping for inhomogeneous 3D networks-on-chip
    Agyeman, Michael Opoku
    Ahmadinia, Ali
    Bagherzadeh, Nader
    JOURNAL OF SYSTEMS ARCHITECTURE, 2018, 89 : 103 - 117
  • [42] Reliability-aware mapping and links voltage assignment for energy-efficient networks-on-chip
    谢晓娜
    Zhu Qingxin
    Chang Zhengwei
    Jiang Wei
    High Technology Letters, 2014, 20 (02) : 201 - 207
  • [43] Joint Optimization of Energy Consumption and Latency in Mobile Edge Computing for Internet of Things
    Cui, Laizhong
    Xu, Chong
    Yang, Shu
    Huang, Joshua Zhexue
    Li, Jianqiang
    Wang, Xizhao
    Ming, Zhong
    Lu, Nan
    IEEE INTERNET OF THINGS JOURNAL, 2019, 6 (03): : 4791 - 4803
  • [44] Energy Aware Networks-on-Chip Cortex Inspired Communication
    Moreac, Erwan
    Laurent, Johann
    Bomel, Pierre
    Rossi, Andre
    Boutillon, Emmanuel
    Palesi, Maurizio
    2017 27TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2017,
  • [45] Network latency equalization-oriented switch allocation strategy for networks-on-chip
    Wang Z.
    Chen X.
    Guo Y.
    Chen, Xiaowen (xwchen@nudt.edu.cn), 2018, National University of Defense Technology (40): : 82 - 88
  • [46] Bit-accurate energy estimation for Networks-on-Chip
    Moreac, Erwan
    Rossi, Andre
    Laurent, Johann
    Bomel, Pierre
    JOURNAL OF SYSTEMS ARCHITECTURE, 2017, 77 : 112 - 124
  • [47] Providing Formal Latency Guarantees for ARQ-based Protocols in Networks-on-Chip
    Rambo, Eberle A.
    Saidi, Selma
    Ernst, Rolf
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 103 - 108
  • [48] NIUGAP: Low latency network interface architecture with gray code for networks-on-chip
    Kim, Daewook
    Kim, Manho
    Sobelman, Gerald E.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3902 - +
  • [49] LatEst: Latency estimation and high speed evaluation for wormhole switched Networks-on-Chip
    Heid, Kris
    Ying, Haoyuan
    Hochberger, Christian
    Hofmann, Klaus
    2014 9TH INTERNATIONAL SYMPOSIUM ON RECONFIGURABLE AND COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2014,
  • [50] Floorplan Optimization of Fat-Tree-Based Networks-on-Chip for Chip Multiprocessors
    Wang, Zhehui
    Xu, Jiang
    Wu, Xiaowen
    Ye, Yaoyao
    Zhang, Wei
    Nikdast, Mahdi
    Wang, Xuan
    Wang, Zhe
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (06) : 1445 - 1458