Mobile Networks-on-Chip Mapping Algorithms for Optimization of Latency and Energy Consumption

被引:11
|
作者
Kumar, Arvind [1 ]
Sehgal, Vivek Kumar [1 ]
Dhiman, Gaurav [2 ]
Vimal, S. [3 ]
Sharma, Ashutosh [4 ]
Park, Sangoh [5 ]
机构
[1] Jaypee Univ Informat Technol, Dept Comp Sci & Engn, Waknaghat, India
[2] Govt Bikram Coll Commerce, Dept Comp Sci, Patiala, Punjab, India
[3] Ramco Inst Technol, Dept Comp Sci & Engn, Rajapalayam, Tamil Nadu, India
[4] Southern Fed Univ, Rostov Na Donu, Russia
[5] Chung Ang Univ, Sch Comp Sci Engn, Seoul, South Korea
来源
MOBILE NETWORKS & APPLICATIONS | 2022年 / 27卷 / 02期
关键词
System-on-chip; Networks-on-Chip; NoC topology; Mapping algorithm; Energy consumption;
D O I
10.1007/s11036-021-01827-0
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the advancement in technology, it is now possible to integrate hundreds of cores onto single silicon semiconductor chip or silicon die. In order to provide communication between these cores, large number of resources are required and it leads to the communication problem in System-on- Chip (SoC), which is solved by introduction of Networks-on-Chip (NoC). NoC proves to be most efficient in terms of flexibility, scalability and parallelism. In this paper, the proposed mapping algorithms, Horological Mapping (HorMAP), Rotational Mapping (RtMAP) and Divide and Conquer Mapping (DACMAP) for mapping of tasks onto cores, basically concentrate on the optimization of latency, queuing time, service time and energy consumption of topology at constant bandwidth required. The experimental results discussed in this paper shows the comparison of proposed algorithms with traditional random mapping algorithm. In this paper, 2D mesh topology with XY routing is considered for the simulation of proposed algorithms.
引用
收藏
页码:637 / 651
页数:15
相关论文
共 50 条
  • [21] Joint optimization of latency and energy consumption for mobile edge computing based proximity detection in road networks
    Zhao, Tongyu
    Liu, Yaqiong
    Shou, Guochu
    Yao, Xinwei
    CHINA COMMUNICATIONS, 2022, 19 (04) : 274 - 290
  • [22] Efficient Throughput-Guarantees for Latency-Sensitive Networks-On-Chip
    Diemer, Jonas
    Ernst, Rolf
    Kauschke, Michael
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 521 - +
  • [23] Generic Low Latency Router Design for DSP Implementation on Networks-on-Chip
    Baganne, Adel
    Ben-Tekaya, Rafik
    Tourki, Rached
    ICSPC: 2007 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1-3, PROCEEDINGS, 2007, : 313 - +
  • [24] Designing Best Effort Networks-on-Chip to Meet Hard Latency Constraints
    Seiculescu, Ciprian
    Rahmati, Dara
    Murali, Srinivasan
    Sarbazi-Azad, Hamid
    Benini, Luca
    De Micheli, Giovanni
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2013, 12 (04)
  • [25] An Energy Consumption Optimization Strategy for Mobile Edge Networks
    Qu, Hua
    Zhao, Jihong
    Li, Xing
    Xue, Yucheng
    Gao, Qian
    2023 11TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: IOT AND SMART CITY, ITIOTSC 2023, 2023, : 192 - 198
  • [26] \ Trace-Driven Optimization of Networks-on-Chip Configurations
    Kahng, Andrew B.
    Lin, Bill
    Samadi, Kambiz
    Ramanujam, Rohit Sunkam
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 437 - 442
  • [27] Fault Tolerant Distributed Routing Algorithms for Mesh Networks-on-Chip
    Lehtonen, Teijo
    Liljeberg, Pasi
    Plosila, Juha
    ISSCS 2009: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS,, 2009, : 149 - +
  • [28] Memory-Aware Genetic Algorithms for Task Mapping on Hard Real-Time Networks-on-Chip
    Still, Lloyd Robert
    Indrusiak, Leandro Soares
    2018 26TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING (PDP 2018), 2018, : 601 - 608
  • [29] Fault-aware and Reconfigurable Routing Algorithms for Networks-on-Chip
    Valinataj, Mojtaba
    Mohammadi, Siamak
    Safari, Saeed
    IETE JOURNAL OF RESEARCH, 2011, 57 (03) : 215 - 223
  • [30] Bandwidth-aware routing algorithms for networks-on-chip platforms
    Palesi, M.
    Kumar, S.
    Catania, V.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2009, 3 (05): : 413 - 429