Mobile Networks-on-Chip Mapping Algorithms for Optimization of Latency and Energy Consumption

被引:11
|
作者
Kumar, Arvind [1 ]
Sehgal, Vivek Kumar [1 ]
Dhiman, Gaurav [2 ]
Vimal, S. [3 ]
Sharma, Ashutosh [4 ]
Park, Sangoh [5 ]
机构
[1] Jaypee Univ Informat Technol, Dept Comp Sci & Engn, Waknaghat, India
[2] Govt Bikram Coll Commerce, Dept Comp Sci, Patiala, Punjab, India
[3] Ramco Inst Technol, Dept Comp Sci & Engn, Rajapalayam, Tamil Nadu, India
[4] Southern Fed Univ, Rostov Na Donu, Russia
[5] Chung Ang Univ, Sch Comp Sci Engn, Seoul, South Korea
来源
MOBILE NETWORKS & APPLICATIONS | 2022年 / 27卷 / 02期
关键词
System-on-chip; Networks-on-Chip; NoC topology; Mapping algorithm; Energy consumption;
D O I
10.1007/s11036-021-01827-0
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the advancement in technology, it is now possible to integrate hundreds of cores onto single silicon semiconductor chip or silicon die. In order to provide communication between these cores, large number of resources are required and it leads to the communication problem in System-on- Chip (SoC), which is solved by introduction of Networks-on-Chip (NoC). NoC proves to be most efficient in terms of flexibility, scalability and parallelism. In this paper, the proposed mapping algorithms, Horological Mapping (HorMAP), Rotational Mapping (RtMAP) and Divide and Conquer Mapping (DACMAP) for mapping of tasks onto cores, basically concentrate on the optimization of latency, queuing time, service time and energy consumption of topology at constant bandwidth required. The experimental results discussed in this paper shows the comparison of proposed algorithms with traditional random mapping algorithm. In this paper, 2D mesh topology with XY routing is considered for the simulation of proposed algorithms.
引用
收藏
页码:637 / 651
页数:15
相关论文
共 50 条
  • [31] Robust Application Mapping for Networks-on-chip Considering Uncertainty of Tasks
    Wang Xinyu
    Li Zhiying
    Shao Shuai
    Yu Zhigang
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2019, 41 (05) : 1152 - 1159
  • [32] Elixir: A new bandwidth-constrained mapping for Networks-on-chip
    Reshadi, Midia
    Khademzadeh, Ahmad
    Reza, Akram
    IEICE ELECTRONICS EXPRESS, 2010, 7 (02): : 73 - 79
  • [33] Energy Efficient Run-Time Incremental Mapping for 3-D Networks-on-Chip
    Wang, Xiao-Hang
    Liu, Peng
    Yang, Mei
    Palesi, Maurizio
    Jiang, Ying-Tao
    Huang, Michael C.
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2013, 28 (01) : 54 - 71
  • [34] SMA: A constructive partitioning based mapping approach for Networks-on-Chip
    Alagarsamy, Aravindhan
    Mahilmaran, Sundarakannan
    Gopalakrishnan, Lakshminarayanan
    Ko, Seok-Bum
    MICROPROCESSORS AND MICROSYSTEMS, 2022, 94
  • [35] Energy Efficient Run-Time Incremental Mapping for 3-D Networks-on-Chip
    王小航
    刘鹏
    杨梅
    Maurizio Palesi
    蒋颖涛
    黄巍
    Journal of Computer Science & Technology, 2013, 28 (01) : 54 - 71
  • [36] Energy Efficient Run-Time Incremental Mapping for 3-D Networks-on-Chip
    Xiao-Hang Wang
    Peng Liu
    Mei Yang
    Maurizio Palesi
    Ying-Tao Jiang
    Michael C Huang
    Journal of Computer Science and Technology, 2013, 28 : 54 - 71
  • [37] Crosstalk-Aware Automated Mapping for Optical Networks-on-Chip
    Fusella, Edoardo
    Cilardo, Alessandro
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2016, 16 (01)
  • [38] Comparison of network-on-chip mapping algorithms targeting low energy consumption
    Marcon, C. A. M.
    Moreno, E. I.
    Calazans, N. L. V.
    Moraes, F. G.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2008, 2 (06): : 471 - 482
  • [39] A fault-tolerant core mapping technique in networks-on-chip
    Khalili, Fatemeh
    Zarandi, Hamid R.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2013, 7 (06): : 238 - 245
  • [40] Application Mapping for Express Channel-Based Networks-on-Chip
    Zhu, Di
    Chen, Lizhong
    Yue, Siyu
    Pedram, Massoud
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,