An Analytical Latency Model for Networks-on-Chip

被引:66
|
作者
Kiasari, Abbas Eslami [1 ]
Lu, Zhonghai [1 ]
Jantsch, Axel [1 ]
机构
[1] Royal Inst Technol KTH, Dept Elect Syst, Sch Informat & Commun Technol, SE-16440 Stockholm, Sweden
关键词
Modeling and prediction; network-on-chip (NoC); performance analysis and design aids; queueing theory; PERFORMANCE-MODEL; FLOW;
D O I
10.1109/TVLSI.2011.2178620
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose an analytical model based on queueing theory for delay analysis in a wormhole-switched network-on-chip (NoC). The proposed model takes as input an application communication graph, a topology graph, a mapping vector, and a routing matrix, and estimates average packet latency and router blocking time. It works for arbitrary network topology with deterministic routing under arbitrary traffic patterns. This model can estimate per-flow average latency accurately and quickly, thus enabling fast design space exploration of various design parameters in NoC designs. Experimental results show that the proposed analytical model can predict the average packet latency more than four orders of magnitude faster than an accurate simulation, while the computation error is less than 10% in non-saturated networks for different system-on-chip platforms.
引用
收藏
页码:113 / 123
页数:11
相关论文
共 50 条
  • [1] A Simplified Executable Model to Evaluate Latency and Throughput of Networks-on-Chip
    Ost, Luciano
    Moraes, Fernando G.
    Moeller, Leandro
    Indrusiak, Leandro Soares
    Glesner, Manfred
    Maatta, Sanna
    Nurmi, Jari
    SBCCI 2008: 21ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2008, : 170 - 175
  • [2] Design networks-on-chip with latency/bandwidth guarantees
    Lin, S.
    Su, L.
    Su, H.
    Zhou, G.
    Jin, D.
    Zeng, L.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2009, 3 (02): : 184 - 194
  • [3] Analytical Approaches for Performance Evaluation of Networks-on-Chip
    Kiasari, Abbas Eslami
    Jantsch, Axel
    Bekooij, Marco
    Burns, Alan
    Lu, Zhonghai
    CASES'12: PROCEEDINGS OF THE 2012 ACM INTERNATIONAL CONFERENCE ON COMPILERS, ARCHITECTURES AND SYNTHESIS FOR EMBEDDED SYSTEMS, 2012, : 211 - 212
  • [4] Efficient Latency Guarantees for Mixed-criticality Networks-on-Chip
    Tobuschat, Sebastian
    Ernst, Rolf
    PROCEEDINGS OF THE 23RD IEEE REAL-TIME AND EMBEDDED TECHNOLOGY AND APPLICATIONS SYMPOSIUM (RTAS 2017), 2017, : 113 - 122
  • [5] A Markovian performance model for networks-on-chip
    Kiasari, A. E.
    Rahmati, D.
    Sarbazi-Azad, H.
    Hessabi, S.
    PROCEEDINGS OF THE 16TH EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, 2008, : 157 - +
  • [6] Reliability assessment of networks-on-chip based on analytical models
    Valinataj, Mojtaba
    Mohammadi, Siamak
    Safari, Saeed
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE A, 2009, 10 (12): : 1801 - 1814
  • [7] Energy model of networks-on-chip and a bus
    Wolkotte, Pascal T.
    Smit, Gerard J. M.
    Kavaldjiev, Nikolay
    Becker, Jens E.
    Becker, Juergen
    2005 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2005, : 82 - 85
  • [8] Reliability assessment of networks-on-chip based on analytical models
    Mojtaba VALINATAJ
    Siamak MOHAMMADI
    Saeed SAFARI
    Journal of Zhejiang University Science A(An International Applied Physics & Engineering Journal), 2009, 10 (12) : 1801 - 1814
  • [9] Reliability assessment of networks-on-chip based on analytical models
    Mojtaba Valinataj
    Siamak Mohammadi
    Saeed Safari
    Journal of Zhejiang University-SCIENCE A, 2009, 10 : 1801 - 1814
  • [10] Analytical router Modeling for Networks-on-Chip performance analysis
    Ogras, Umit Y.
    Marculescu, Radu
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 1096 - 1101