An Analytical Latency Model for Networks-on-Chip

被引:66
|
作者
Kiasari, Abbas Eslami [1 ]
Lu, Zhonghai [1 ]
Jantsch, Axel [1 ]
机构
[1] Royal Inst Technol KTH, Dept Elect Syst, Sch Informat & Commun Technol, SE-16440 Stockholm, Sweden
关键词
Modeling and prediction; network-on-chip (NoC); performance analysis and design aids; queueing theory; PERFORMANCE-MODEL; FLOW;
D O I
10.1109/TVLSI.2011.2178620
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose an analytical model based on queueing theory for delay analysis in a wormhole-switched network-on-chip (NoC). The proposed model takes as input an application communication graph, a topology graph, a mapping vector, and a routing matrix, and estimates average packet latency and router blocking time. It works for arbitrary network topology with deterministic routing under arbitrary traffic patterns. This model can estimate per-flow average latency accurately and quickly, thus enabling fast design space exploration of various design parameters in NoC designs. Experimental results show that the proposed analytical model can predict the average packet latency more than four orders of magnitude faster than an accurate simulation, while the computation error is less than 10% in non-saturated networks for different system-on-chip platforms.
引用
收藏
页码:113 / 123
页数:11
相关论文
共 50 条
  • [31] Statistical Approach to Networks-on-Chip
    Cohen, Itamar
    Rottenstreich, Ori
    Keslassy, Isaac
    IEEE TRANSACTIONS ON COMPUTERS, 2010, 59 (06) : 748 - 761
  • [32] eXtended Torus routing algorithm for networks-on-chip: a routing algorithm for dynamically reconfigurable networks-on-chip
    Beldachi, Arash Farhadi
    Hollis, Simon
    Nunez-Yanez, Jose L.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2014, 8 (03): : 148 - 162
  • [33] A delay model for networks-on-chip output-queuing router
    Elmiligi, Haytham
    El-Kharashi, M. Watheq
    Gebali, Fayez
    6TH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2006, : 95 - +
  • [34] Average and Worst-Case Latency Improvements in Mixed-Criticality Wormhole Networks-on-Chip
    Indrusiak, Leandro Soares
    Harbin, James
    Burns, Alan
    PROCEEDINGS OF THE 2015 27TH EUROMICRO CONFERENCE ON REAL-TIME SYSTEMS (ECRTS 2015), 2015, : 47 - 56
  • [35] Self-calibrating networks-on-chip
    Worm, F
    Thiran, P
    de Micheli, G
    Ienne, P
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2361 - 2364
  • [36] Network Adapter for Secure Networks-on-Chip
    Haase, Julian
    Volkens, Nico
    Goehringer, Diana
    2024 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS, IPDPSW 2024, 2024, : 192 - 192
  • [37] An Intelligent Deflection Router for Networks-on-Chip
    Radetzki, Martin
    Kohler, Adan
    PROCEEDINGS OF THE SEVENTH INTERNATIONAL WORKSHOP ON INTELLIGENT SOLUTIONS IN EMBEDDED SYSTEMS, 2009, : 57 - 62
  • [38] Methods for Fault Tolerance in Networks-on-Chip
    Radetzki, Martin
    Feng, Chaochao
    Zhao, Xueqian
    Jantsch, Axel
    ACM COMPUTING SURVEYS, 2013, 46 (01)
  • [39] Secure memory accesses on Networks-on-Chip
    Fiorin, Leandro
    Palermo, Gianluca
    Lukovic, Slobodan
    Catalano, Valerio
    Silvano, Cristina
    IEEE TRANSACTIONS ON COMPUTERS, 2008, 57 (09) : 1216 - 1229
  • [40] The 2023 Networks-on-Chip (NOCS) Symposium
    Pande, Partha Pratim
    IEEE DESIGN & TEST, 2023, 40 (06) : 4 - 4