An Analytical Latency Model for Networks-on-Chip

被引:66
|
作者
Kiasari, Abbas Eslami [1 ]
Lu, Zhonghai [1 ]
Jantsch, Axel [1 ]
机构
[1] Royal Inst Technol KTH, Dept Elect Syst, Sch Informat & Commun Technol, SE-16440 Stockholm, Sweden
关键词
Modeling and prediction; network-on-chip (NoC); performance analysis and design aids; queueing theory; PERFORMANCE-MODEL; FLOW;
D O I
10.1109/TVLSI.2011.2178620
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose an analytical model based on queueing theory for delay analysis in a wormhole-switched network-on-chip (NoC). The proposed model takes as input an application communication graph, a topology graph, a mapping vector, and a routing matrix, and estimates average packet latency and router blocking time. It works for arbitrary network topology with deterministic routing under arbitrary traffic patterns. This model can estimate per-flow average latency accurately and quickly, thus enabling fast design space exploration of various design parameters in NoC designs. Experimental results show that the proposed analytical model can predict the average packet latency more than four orders of magnitude faster than an accurate simulation, while the computation error is less than 10% in non-saturated networks for different system-on-chip platforms.
引用
收藏
页码:113 / 123
页数:11
相关论文
共 50 条
  • [21] Providing Formal Latency Guarantees for ARQ-based Protocols in Networks-on-Chip
    Rambo, Eberle A.
    Saidi, Selma
    Ernst, Rolf
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 103 - 108
  • [22] NIUGAP: Low latency network interface architecture with gray code for networks-on-chip
    Kim, Daewook
    Kim, Manho
    Sobelman, Gerald E.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3902 - +
  • [23] LatEst: Latency estimation and high speed evaluation for wormhole switched Networks-on-Chip
    Heid, Kris
    Ying, Haoyuan
    Hochberger, Christian
    Hofmann, Klaus
    2014 9TH INTERNATIONAL SYMPOSIUM ON RECONFIGURABLE AND COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2014,
  • [24] Heuristics-Aided Tightness Evaluation of Analytical Bounds in Networks-on-Chip
    Zhao, Xueqian
    Lu, Zhonghai
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (06) : 986 - 999
  • [25] Wormhole Computing in Networks-on-Chip
    Rettkowski, Jens
    Goehringer, Diana
    2021 31ST INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2021), 2021, : 273 - 274
  • [26] Approximate Wireless Networks-on-Chip
    Ascia, Giuseppe
    Catania, Vincenzo
    Monteleone, Salvatore
    Palesi, Maurizio
    Patti, Davide
    Jose, John
    2018 XXXIII CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2018,
  • [27] Communication models in networks-on-chip
    Carara, Everton
    Mello, Aline
    Moraes, Fernando
    RSP 2007: 18TH IEEE/IFIP INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS, 2007, : 57 - +
  • [28] On the Capacity of Bufferless Networks-on-Chip
    Shpiner, Alexander
    Kantor, Erez
    Li, Pu
    Cidon, Israel
    Keslassy, Isaac
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2015, 26 (02) : 492 - 506
  • [29] On the Capacity of Bufferless Networks-on-Chip
    Shpiner, Alexander
    Kantor, Erez
    Li, Pu
    Cidon, Israel
    Keslassy, Isaac
    2012 50TH ANNUAL ALLERTON CONFERENCE ON COMMUNICATION, CONTROL, AND COMPUTING (ALLERTON), 2012, : 770 - 777
  • [30] Asynchronous design of networks-on-chip
    Sparso, Jens
    2007 NORCHIP, 2007, : 225 - 228