A Cost-Efficient LDPC Decoder for DVB-S2 with the Solution to Address Conflict Issue

被引:3
|
作者
Ying, Yan [1 ]
Bao, Dan [1 ]
Yu, Zhiyi [1 ]
Zeng, Xiaoyang [1 ]
Chen, Yun [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Dept Microelect, Shansghai 201203, Peoples R China
关键词
Normalized Min-Sum; TDMP; address conflict; dual line-scan; hardware reusing;
D O I
10.1587/transfun.E93.A.1415
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a cost-efficient LDPC decoder for DVB-S2 is presented. Based on the Normalized Min-Sum algorithm and the turbo-decoding message-passing (TDMP) algorithm, a dual line-scan scheduling is proposed to enable hardware reusing. Furthermore, we present the solution to the address conflict issue caused by the characteristic of the parity-check matrix defined by DVB-S2 LDPC codes. Based on SMIC 0.13 mu m standard CMOS process, the LDPC decoder has an area of 12.51 mm(2). The required operating frequency to meet the throughput requirement of 135 Mbps with maximum iteration number of 30 is 105 MHz. Compared with the latest published DVB-S2 LDPC decoder, the proposed decoder reduces area cost by 34%.
引用
收藏
页码:1415 / 1424
页数:10
相关论文
共 50 条
  • [41] DVB-S2标准中LDPC码性能研究
    梁烈勇
    大众科技, 2011, (11) : 59 - 60
  • [42] DVB-S2中LDPC码生成法解析
    于聪梅
    雷菁
    文磊
    信息安全与通信保密, 2006, (12) : 75 - 77
  • [43] A synthesizable IP core for DVB-S2 LDPC code decoding
    Kienle, F
    Brack, T
    Wehn, N
    DESIGNERS' FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2005, : 100 - 105
  • [44] A Long Block Length BCH Decoder for DVB-S2 Application
    Lin, Yi-Min
    Wu, Jau-Yet
    Lin, Chien-Ching
    Chang, Hsie-Chia
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 300 - 303
  • [45] Cost-efficient partially-parallel irregular LDPC decoder with Message Passing schedule
    Li, Xing
    Abe, Yuta
    Shimizu, Kazunori
    Qiu, Zhen
    Ikenaga, Takeshi
    Goto, Satoshi
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 508 - 511
  • [46] Design of a Low-area, High-throughput LDPC Decoder Using Shared Memory Banks for DVB-S2
    Park, Chang-Soo
    Kim, Seong-Woon
    Hwang, Sun-Young
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (02) : 850 - 854
  • [47] 用于DVB-S2的LDPC编码器设计
    武学彬
    薛永林
    电视技术, 2007, (S1) : 114 - 116
  • [48] HDL library of processing units for generic and DVB-S2 LDPC decoding
    Gomes, Marco
    Falcao, Gabriel
    Goncalves, Joao
    Silva, Vitor
    Falcao, Miguel
    Faia, Pedro
    SIGMAP 2006: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND MULTIMEDIA APPLICATIONS, 2006, : 17 - +
  • [49] Design methodology for a high performance robust DVB-S2 decoder implementation
    Berthelot, Florent
    Charot, Francois
    Wagner, Charles
    Wolinski, Christophe
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 667 - 674
  • [50] Rate-Compatible Punctured DVB-S2 LDPC Codes for DVB-SH Applications
    Smolnikar, Miha
    Javornik, Tomaz
    Mohorcic, Mihael
    Papaharalabos, Stylianos
    Mathiopoulos, P. Takis
    2009 INTERNATIONAL WORKSHOP ON SATELLITE AND SPACE COMMUNICATIONS, CONFERENCE PROCEEDINGS, 2009, : 13 - +