FinFET scaling to 10nm gate length

被引:0
|
作者
Yu, B [1 ]
Chang, LL [1 ]
Ahmed, S [1 ]
Wang, HH [1 ]
Bell, S [1 ]
Yang, CY [1 ]
Tabery, C [1 ]
Ho, C [1 ]
Xiang, Q [1 ]
King, TJ [1 ]
Bokor, J [1 ]
Hu, CM [1 ]
Lin, MR [1 ]
Kyser, D [1 ]
机构
[1] Adv Micro Devices Inc, Strateg Technol, Sunnyvale, CA 94088 USA
来源
INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST | 2002年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
While the selection of new "backbone" device structure in the era of post-planar CMOS is open to a few candidates, FinFET and its variants show great potential in scalability and manufacturability for nanoscale CMOS. In this paper we report the design, fabrication, performance, and integration issues of double-gate FinFET with the physical gate length being aggressively shrunk down to 10nm and the fin width down to 12nm. These MOSFETs are believed to be the smallest double-gate transistors ever fabricated. Excellent short-channel performance is observed in devices with a wide range of gate lengths (10similar to105nm). The subthreshold slopes of the 10nm gate length FinFETs are 125mV/dec for n-FET and 101mV/dec for p-FET, respectively. The DIBL's are 71mV/V for n-FET and 120mVN for p-FET, respectively. At 55nm gate length, the subthreshold slopes are 64mV/dec for n-FET and 68mV/dec for p-FET, which is very close to the ideal MOSFET behavior (at room temperature). The DIBL's are 11 mV/V for n-FET and 27mV/V for p-FET, respectively. All measurements were performed at a supply voltage of 1.2V. The observed short-channel behavior outperforms any reported single-gate silicon MOSFETs. Due to the (110) channel crystal orientation, hole mobility in the fabricated p-channel FinFET remarkably exceeds that in a traditional planar MOSFET. At 105nm gate length, p-channel FinFET shows a record-high transconductance of 633muS/mum at a V-dd of 1.2V. At extremely small gate lengths, parasitic R-sd in the narrow fin (proportionally scaled with L-g) influences the device performance. Working CMOS FinFET inverters are also demonstrated.
引用
收藏
页码:251 / 254
页数:4
相关论文
共 50 条
  • [21] Dimensioning for power and performance under 10nm: the limits of FinFETs scaling
    Bardon, M. Garcia
    Schuddinck, P.
    Raghavan, P.
    Jang, D.
    Yakimets, D.
    Mercha, A.
    Verkest, D.
    Thean, A.
    2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
  • [22] Scaling Challenges in NAND Flash Device toward 10nm Technology
    Lee, Seokkiu
    2012 4TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW), 2012,
  • [23] Impact of Cross-Sectional Shape on 10-nm Gate Length InGaAs FinFET Performance and Variability
    Seoane, Natalia
    Indalecio, Guillermo
    Nagy, Daniel
    Kalna, Karol
    Garcia-Loureiro, Antonio J.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (02) : 456 - 462
  • [24] A 10nm Platform Technology for Low Power and High Performance Application Featuring FINFET Devices with Multi Workfunction Gate Stack on Bulk and SOI
    Seo, K. -I.
    Haran, B.
    Gupta, D.
    Guo, D.
    Standaert, T.
    Xie, R.
    Shang, H.
    Alptekin, E.
    Bae, D. -I.
    Bae, G.
    Boye, C.
    Cai, H.
    Chanemougame, D.
    Chao, R.
    Cheng, K.
    Cho, J.
    Choi, K.
    Hamieh, B.
    Hong, J. G.
    Hook, T.
    Jang, L.
    Jung, J.
    Jung, R.
    Lee, D.
    Lherron, B.
    Kambhampati, R.
    Kim, B.
    Kim, H.
    Kim, K.
    Kim, T. S.
    Ko, S. -B.
    Lie, F. L.
    Liu, D.
    Mallela, H.
    Mclellan, E.
    Mehta, S.
    Montanini, P.
    Mottura, M.
    Nam, J.
    Nam, S.
    Nelson, F.
    Ok, I.
    Park, C.
    Park, Y.
    Paul, A.
    Prindle, C.
    Ramachandran, R.
    Sankarapandian, M.
    Sardesai, V.
    Scholze, A.
    2014 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI-TECHNOLOGY): DIGEST OF TECHNICAL PAPERS, 2014,
  • [25] Challenges of Analog and I/O Scaling in 10nm SoC Technology and Beyond
    Wei, A.
    Singh, J.
    Bouche, G.
    Zaleski, M.
    Augur, R.
    Senapati, B.
    Stephens, J.
    Lin, I.
    Rashed, M.
    Yuan, L.
    Kye, J.
    Woo, Y.
    Zeng, J.
    Levinson, H.
    Wehbi, A.
    Hang, P.
    Ton-That, V.
    Kanagala, V.
    Yu, D.
    Blackwell, D.
    Beece, A.
    Gao, S.
    Thangaraju, S.
    Alapati, R.
    Samavedam, S.
    2014 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2014,
  • [26] Impacts of Fin Width Scaling on the Electrical Characteristics of 10-nm FinFET at Different Metal Gate Work Function
    Othman, N. A. F.
    Hatta, S. F. Wan Muhamad
    Soin, N.
    PROCEEDINGS OF THE 2017 IEEE REGIONAL SYMPOSIUM ON MICRO AND NANOELECTRONICS (RSM), 2017, : 256 - 259
  • [27] Scaling Down of the 32 nm to 22 nm Gate Length NMOS Transistor
    Maheran, Afifah A. H.
    Menon, P. S.
    Ahmad, I.
    Elgomati, H. A.
    Majlis, B. Y.
    Salehuddin, F.
    2012 10TH IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2012, : 173 - 176
  • [28] Scaling towards 35nm gate length CMOS
    Yu, B
    Wang, HH
    Xiang, Q
    An, JX
    Jeon, J
    Lin, MR
    2001 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2001, : 9 - 10
  • [29] Back Gate Influence on Transistor Efficiency of SOI nMOS Ω-gate Nanowire down to 10nm Width
    Itocazu, Vitor T.
    Luciano, M. Almeida
    Sonnenberg, Victor
    Agopian, Paula G. D.
    Barraud, Sylvain
    Vinet, Maud
    Faynot, Olivier
    Martino, Joao A.
    2017 32ND SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO): CHIP ON THE SANDS, 2017,
  • [30] Scaling Challenges of FinFET Architecture below 40nm Contacted Gate Pitch
    Razavieh, A.
    Zeitzoff, P.
    Brown, D. E.
    Karve, G.
    Nowak, E. J.
    2017 75TH ANNUAL DEVICE RESEARCH CONFERENCE (DRC), 2017,