FinFET scaling to 10nm gate length

被引:0
|
作者
Yu, B [1 ]
Chang, LL [1 ]
Ahmed, S [1 ]
Wang, HH [1 ]
Bell, S [1 ]
Yang, CY [1 ]
Tabery, C [1 ]
Ho, C [1 ]
Xiang, Q [1 ]
King, TJ [1 ]
Bokor, J [1 ]
Hu, CM [1 ]
Lin, MR [1 ]
Kyser, D [1 ]
机构
[1] Adv Micro Devices Inc, Strateg Technol, Sunnyvale, CA 94088 USA
来源
INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST | 2002年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
While the selection of new "backbone" device structure in the era of post-planar CMOS is open to a few candidates, FinFET and its variants show great potential in scalability and manufacturability for nanoscale CMOS. In this paper we report the design, fabrication, performance, and integration issues of double-gate FinFET with the physical gate length being aggressively shrunk down to 10nm and the fin width down to 12nm. These MOSFETs are believed to be the smallest double-gate transistors ever fabricated. Excellent short-channel performance is observed in devices with a wide range of gate lengths (10similar to105nm). The subthreshold slopes of the 10nm gate length FinFETs are 125mV/dec for n-FET and 101mV/dec for p-FET, respectively. The DIBL's are 71mV/V for n-FET and 120mVN for p-FET, respectively. At 55nm gate length, the subthreshold slopes are 64mV/dec for n-FET and 68mV/dec for p-FET, which is very close to the ideal MOSFET behavior (at room temperature). The DIBL's are 11 mV/V for n-FET and 27mV/V for p-FET, respectively. All measurements were performed at a supply voltage of 1.2V. The observed short-channel behavior outperforms any reported single-gate silicon MOSFETs. Due to the (110) channel crystal orientation, hole mobility in the fabricated p-channel FinFET remarkably exceeds that in a traditional planar MOSFET. At 105nm gate length, p-channel FinFET shows a record-high transconductance of 633muS/mum at a V-dd of 1.2V. At extremely small gate lengths, parasitic R-sd in the narrow fin (proportionally scaled with L-g) influences the device performance. Working CMOS FinFET inverters are also demonstrated.
引用
收藏
页码:251 / 254
页数:4
相关论文
共 50 条
  • [41] 50 nm Gate Length FinFET Biosensor & the Outlook for Single-Molecule Detection
    Santermans, S.
    Barge, D.
    Hellings, G.
    Mori, C. B.
    Migacz, K. J.
    Rip, J.
    Spampinato, V
    Vos, R.
    Du Bois, B.
    Chaudhuri, A. R.
    Martino, J. A.
    Heyns, M.
    Severi, S.
    Van Roy, W.
    Martens, K.
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [42] Comparison between nMOS and pMOS Ω-gate nanowire down to 10nm width as a function of back gate bias
    Itocazu, V. T.
    Almeida, L. M.
    Sonnenberg, V.
    Agopian, P. G. D.
    Barraud, S.
    Vinet, M.
    Faynot, O.
    Martino, J. A.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2019, 34 (03)
  • [43] Gate double patterning strategies for 10-nm node FinFET devices
    Hody, Hubert
    Paraschiv, Vasile
    Hellin, David
    Vandeweyer, Tom
    Boccardi, Guillaume
    Xu, Kaidong
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2015, 14 (01):
  • [44] Investigation of Logic Soft Error and Scaling Effect in 10 nm FinFET Technology
    Uemura, Taiki
    Lee, Soonyoung
    Kim, GunRae
    Pae, Sangwoo
    2017 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2017,
  • [45] Performance Evaluation of Junctionless FinFET using Spacer Engineering at 15 nm Gate Length
    Navneet Kaur
    Sandeep Singh Gill
    Prabhjot Kaur
    Silicon, 2022, 14 : 10989 - 11000
  • [46] Modeling, Simulation and Performance Analysis of Drain Current for Below 10 nm Channel Length Based Tri-Gate FinFET
    Suparna Panchanan
    Reshmi Maity
    Srimanta Baishya
    Niladri Pratap Maity
    Silicon, 2022, 14 : 11519 - 11530
  • [47] Modeling, Simulation and Performance Analysis of Drain Current for Below 10 nm Channel Length Based Tri-Gate FinFET
    Panchanan, Suparna
    Maity, Reshmi
    Baishya, Srimanta
    Maity, Niladri Pratap
    SILICON, 2022, 14 (17) : 11519 - 11530
  • [48] A Simulation Study of Scaling Capability toward 10nm for the 3D Stackable Gate-Controlled Thyristor (GCT) DRAM Device
    Chen, Wei-Chen
    Lue, Hang-Ting
    Hsu, Tzu-Hsuan
    Wang, Keh-Chung
    Lu, Chih-Yuan
    2023 IEEE INTERNATIONAL MEMORY WORKSHOP, IMW, 2023, : 25 - 28
  • [49] 10nm filaments in Acetabularia acetabulum
    Wittke, W
    Berger, S
    Shoeman, RL
    Traub, P
    EUROPEAN JOURNAL OF CELL BIOLOGY, 1997, 72 : 204 - 204