FinFET scaling to 10nm gate length

被引:0
|
作者
Yu, B [1 ]
Chang, LL [1 ]
Ahmed, S [1 ]
Wang, HH [1 ]
Bell, S [1 ]
Yang, CY [1 ]
Tabery, C [1 ]
Ho, C [1 ]
Xiang, Q [1 ]
King, TJ [1 ]
Bokor, J [1 ]
Hu, CM [1 ]
Lin, MR [1 ]
Kyser, D [1 ]
机构
[1] Adv Micro Devices Inc, Strateg Technol, Sunnyvale, CA 94088 USA
来源
INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST | 2002年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
While the selection of new "backbone" device structure in the era of post-planar CMOS is open to a few candidates, FinFET and its variants show great potential in scalability and manufacturability for nanoscale CMOS. In this paper we report the design, fabrication, performance, and integration issues of double-gate FinFET with the physical gate length being aggressively shrunk down to 10nm and the fin width down to 12nm. These MOSFETs are believed to be the smallest double-gate transistors ever fabricated. Excellent short-channel performance is observed in devices with a wide range of gate lengths (10similar to105nm). The subthreshold slopes of the 10nm gate length FinFETs are 125mV/dec for n-FET and 101mV/dec for p-FET, respectively. The DIBL's are 71mV/V for n-FET and 120mVN for p-FET, respectively. At 55nm gate length, the subthreshold slopes are 64mV/dec for n-FET and 68mV/dec for p-FET, which is very close to the ideal MOSFET behavior (at room temperature). The DIBL's are 11 mV/V for n-FET and 27mV/V for p-FET, respectively. All measurements were performed at a supply voltage of 1.2V. The observed short-channel behavior outperforms any reported single-gate silicon MOSFETs. Due to the (110) channel crystal orientation, hole mobility in the fabricated p-channel FinFET remarkably exceeds that in a traditional planar MOSFET. At 105nm gate length, p-channel FinFET shows a record-high transconductance of 633muS/mum at a V-dd of 1.2V. At extremely small gate lengths, parasitic R-sd in the narrow fin (proportionally scaled with L-g) influences the device performance. Working CMOS FinFET inverters are also demonstrated.
引用
收藏
页码:251 / 254
页数:4
相关论文
共 50 条
  • [31] A single-gate SOI nanosheet junctionless transistor at 10-nm gate length: design guidelines and comparison with the conventional SOI FinFET
    Amin Rassekh
    Morteza Fathipour
    Journal of Computational Electronics, 2020, 19 : 631 - 639
  • [32] A single-gate SOI nanosheet junctionless transistor at 10-nm gate length: design guidelines and comparison with the conventional SOI FinFET
    Rassekh, Amin
    Fathipour, Morteza
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (02) : 631 - 639
  • [33] A 25-nm Gate-Length FinFET Transistor Module for 32nm Node
    Chang, Chang-Yun
    Lee, Tsung-Lin
    Wann, Clement
    Lai, Li-Shyue
    Chen, Hung-Ming
    Yeh, Chih-Chieh
    Chang, Chih-Sheng
    Ho, Chia-Cheng
    Sheu, Jyh-Cherng
    Kwok, Tsz-Mei
    Yuan, Feng
    Yu, Shao-Ming
    Hu, Chia-Feng
    Shen, Jeng-Jung
    Liu, Yi-Hsuan
    Chen, Chen-Ping
    Chen, Shin-Chih
    Chen, Li-Shiun
    Chen, Leo
    Chiu, Yuan-Hung
    Fu, Chu-Yun
    Huang, Ming-Jie
    Huang, Yu-Lien
    Hung, Shih-Ting
    Liaw, Jhon-Jhy
    Lin, Hsien-Chin
    Lin, Hsien-Hsin
    Lin, L. -T. S.
    Lin, Shyue-Shyh
    Mii, Yuh-Jier
    Ou-Yang, Eric
    Shieh, Ming-Feng
    Su, Chien-Chang
    Tai, Shih-Peng
    Tao, Hun-Jan
    Tsai, Ming-Huan
    Tseng, Kai-Ting
    Wang, Kin-Weng
    Wang, Shiang-Bau
    Xu, Jeff J.
    Yang, Fu-Kai
    Yang, Shu-Tine
    Yeh, Chen-Nan
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 268 - 271
  • [34] Performance Evaluation of 10nm SMG FinFET with Architectural Variation towards DC/RF and Temperature Aspects
    Nikhil, G. P.
    Dimri, Chinmay
    Mohanty, P. K.
    Pradhan, K. P.
    Mishra, G. P.
    Routray, S.
    SILICON, 2021, 13 (09) : 2933 - 2941
  • [35] Optimization of Dual-K Gate Dielectric and Dual Gate Heterojunction SOI FinFET at 14 nm Gate Length
    Aujla, Samjot Kaur
    Kaur, Navneet
    IETE JOURNAL OF RESEARCH, 2022, 68 (01) : 658 - 666
  • [36] Performance Evaluation of 10nm SMG FinFET with Architectural Variation towards DC/RF and Temperature Aspects
    G. P. Nikhil
    Chinmay Dimri
    P. K. Mohanty
    K. P. Pradhan
    G. P. Mishra
    S. Routray
    Silicon, 2021, 13 : 2933 - 2941
  • [37] Simulation of self-heating effects in 30nm gate length FinFET
    Braccioli, M.
    Curatola, G.
    Yang, Y.
    Sangiorgi, E.
    Fiegna, C.
    ULIS 2008: PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON, 2008, : 71 - +
  • [38] 350K Operating Silicon Nanowire Single Electron/Hole Transistors Scaled Down to 3.4nm Diameter and 10nm Gate Length
    Lavieville, R.
    Barraud, S.
    Corna, A.
    Jehl, X.
    Sanquer, M.
    Vinet, M.
    2015 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2015, : 9 - 12
  • [39] ΩFETs transistors with TiN metal gate and HfO2 down to 10nm
    Jahan, C
    Faynot, O
    Cassé, M
    Ritzenthaler, R
    Brévard, L
    Tosti, L
    Garros, X
    Vizioz, C
    Allain, F
    Papon, AM
    Dansas, H
    Martin, F
    Vinet, M
    Guillaumot, B
    Toffoli, A
    Giffard, B
    Deleonibus, S
    2005 Symposium on VLSI Technology, Digest of Technical Papers, 2005, : 112 - 113
  • [40] Performance Evaluation of Junctionless FinFET using Spacer Engineering at 15 nm Gate Length
    Kaur, Navneet
    Gill, Sandeep Singh
    Kaur, Prabhjot
    SILICON, 2022, 14 (16) : 10989 - 11000