Back Gate Influence on Transistor Efficiency of SOI nMOS Ω-gate Nanowire down to 10nm Width

被引:0
|
作者
Itocazu, Vitor T. [1 ]
Luciano, M. Almeida [1 ]
Sonnenberg, Victor [1 ,2 ,3 ]
Agopian, Paula G. D. [1 ,4 ]
Barraud, Sylvain [5 ,6 ]
Vinet, Maud [5 ,6 ]
Faynot, Olivier [5 ,6 ]
Martino, Joao A. [1 ]
机构
[1] Univ Sao Paulo, LSI PSI USP, Sao Paulo, Brazil
[2] FATEC SP, Sao Paulo, Brazil
[3] FATEC OSASCO CEETEPS, Sao Paulo, Brazil
[4] Sao Paulo State Univ UNESP, Sao Joao Da Boa Vista, Brazil
[5] CEA, LETI, Minatec Campus, F-38054 Grenoble, France
[6] Univ Grenoble Alpes, F-38054 Grenoble, France
来源
2017 32ND SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO): CHIP ON THE SANDS | 2017年
基金
巴西圣保罗研究基金会;
关键词
SOI; Omega-Gate; Nanowire; Back gate; Transistor Efficiency;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper shows the influence of back gate bias on transistor efficiency of nMOS SOI Omega-gate nanowire, for different width and channel length. Threshold voltage and subthreshold swing present a higher variation with the back gate bias variation in wider devices. Long channel devices present better efficiency due to the better subthreshold swing, the same reason for the narrow devices have a better efficiency. Wider devices have a higher variation in efficiency when the back gate is biased. The transistor efficiency increases when the back gate is negative biased due to the better electrostatic coupling between gate and channel.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Back gate bias influence on SOI Ω-gate nanowire down to 10 nm width
    Almeida, L. M.
    Agopian, P. G. D.
    Martino, J. A.
    Barraud, S.
    Vinet, M.
    Faynot, O.
    2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [2] Comparison between nMOS and pMOS Ω-gate nanowire down to 10nm width as a function of back gate bias
    Itocazu, V. T.
    Almeida, L. M.
    Sonnenberg, V.
    Agopian, P. G. D.
    Barraud, S.
    Vinet, M.
    Faynot, O.
    Martino, J. A.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2019, 34 (03)
  • [3] Analog parameters on pMOS SOI O-gate nanowire down to 10 nm width for different back gate bias
    Itocazu, V. T.
    Sonnenberg, V.
    Martino, J. A.
    Barraud, S.
    Vinet, M.
    Faynot, O.
    2017 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS 2017), 2017, : 192 - 195
  • [4] Scaling of high-κ/metal-gate TriGate SOI nanowire transistors down to 10 nm width
    Coquand, R.
    Barraud, S.
    Casse, M.
    Leroux, P.
    Vizioz, C.
    Comboroure, C.
    Perreau, P.
    Ernst, E.
    Samson, M. -P.
    Maffini-Alvaro, V.
    Tabone, C.
    Barnola, S.
    Munteanu, D.
    Ghibaudo, G.
    Monfray, S.
    Boeuf, F.
    Poiroux, T.
    SOLID-STATE ELECTRONICS, 2013, 88 : 32 - 36
  • [5] Scaling Down of the 32 nm to 22 nm Gate Length NMOS Transistor
    Maheran, Afifah A. H.
    Menon, P. S.
    Ahmad, I.
    Elgomati, H. A.
    Majlis, B. Y.
    Salehuddin, F.
    2012 10TH IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2012, : 173 - 176
  • [6] Scaling Potential of 10nm Nanowire FET for Enhancing Gate Control
    Bahauddin, Shah Mohammad
    Luna, Rabeya Siddiqui
    Bin Aziz, Md. Akhlak
    2012 INTERNATIONAL CONFERENCE ON INFORMATICS, ELECTRONICS & VISION (ICIEV), 2012, : 1142 - 1146
  • [7] Characterictics Variability of Gate-All-Around Polycrystalline Silicon Nanowire Transistors with Width 10nm Scale
    Jang, Ki-Hyun
    Saraya, Takuya
    Kobayashi, Masaharu
    Sawamoto, Naomi
    Gura, Atsushi
    Hiramoto, Toshiro
    2017 SILICON NANOELECTRONICS WORKSHOP (SNW), 2017, : 33 - 34
  • [8] FinFET scaling to 10nm gate length
    Yu, B
    Chang, LL
    Ahmed, S
    Wang, HH
    Bell, S
    Yang, CY
    Tabery, C
    Ho, C
    Xiang, Q
    King, TJ
    Bokor, J
    Hu, CM
    Lin, MR
    Kyser, D
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 251 - 254
  • [9] Design and Analysis of Symmetrical Dual Gate Tunnel Field Effect Transistor with Gate Dielectric Materials in 10nm Technology
    Buttol, S.
    Balaji, B.
    Rao, K. Srinivasa
    INTERNATIONAL JOURNAL OF ENGINEERING, 2024, 37 (04): : 588 - 595
  • [10] REDUCTION OF LEAKAGE CURRENT AT THE GATE EDGE OF SDB SOI NMOS TRANSISTOR
    KANG, SW
    LYU, JS
    KANG, JY
    LEE, JH
    IEEE ELECTRON DEVICE LETTERS, 1995, 16 (06) : 236 - 238