Back Gate Influence on Transistor Efficiency of SOI nMOS Ω-gate Nanowire down to 10nm Width

被引:0
|
作者
Itocazu, Vitor T. [1 ]
Luciano, M. Almeida [1 ]
Sonnenberg, Victor [1 ,2 ,3 ]
Agopian, Paula G. D. [1 ,4 ]
Barraud, Sylvain [5 ,6 ]
Vinet, Maud [5 ,6 ]
Faynot, Olivier [5 ,6 ]
Martino, Joao A. [1 ]
机构
[1] Univ Sao Paulo, LSI PSI USP, Sao Paulo, Brazil
[2] FATEC SP, Sao Paulo, Brazil
[3] FATEC OSASCO CEETEPS, Sao Paulo, Brazil
[4] Sao Paulo State Univ UNESP, Sao Joao Da Boa Vista, Brazil
[5] CEA, LETI, Minatec Campus, F-38054 Grenoble, France
[6] Univ Grenoble Alpes, F-38054 Grenoble, France
来源
2017 32ND SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO): CHIP ON THE SANDS | 2017年
基金
巴西圣保罗研究基金会;
关键词
SOI; Omega-Gate; Nanowire; Back gate; Transistor Efficiency;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper shows the influence of back gate bias on transistor efficiency of nMOS SOI Omega-gate nanowire, for different width and channel length. Threshold voltage and subthreshold swing present a higher variation with the back gate bias variation in wider devices. Long channel devices present better efficiency due to the better subthreshold swing, the same reason for the narrow devices have a better efficiency. Wider devices have a higher variation in efficiency when the back gate is biased. The transistor efficiency increases when the back gate is negative biased due to the better electrostatic coupling between gate and channel.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Resistive Switching phenomenon in FD-SOI Ω-Gate FETs: Transistor performance recovery and back gate bias influence
    Valdivieso, C.
    Rodriguez, R.
    Crespo-Yepes, A.
    Martin-Martinez, J.
    Nafria, M.
    SOLID-STATE ELECTRONICS, 2025, 225
  • [22] Strain Effect on Mobility in Nanowire MOSFETs down to 10nm Width: Geometrical Effects and Piezoresistive Model
    Pelloux-Prayer, J.
    Casse, M.
    Triozon, F.
    Barraud, S.
    Niquet, Y. -M.
    Rouviere, J. -L.
    Faynot, O.
    Reimbold, G.
    ESSDERC 2015 PROCEEDINGS OF THE 45TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2015, : 210 - 213
  • [23] 350K Operating Silicon Nanowire Single Electron/Hole Transistors Scaled Down to 3.4nm Diameter and 10nm Gate Length
    Lavieville, R.
    Barraud, S.
    Corna, A.
    Jehl, X.
    Sanquer, M.
    Vinet, M.
    2015 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2015, : 9 - 12
  • [24] Width dependence of drain current and carrier mobility in gate-all-around multi-channel polycrystalline silicon nanowire transistors with 10nm width scale
    Jang, Ki-Hyun
    Saraya, Takuya
    Kobayashi, Masaharu
    Sawamoto, Naomi
    Ogura, Atsushi
    Hiramoto, Toshiro
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59 (02)
  • [25] Gate double patterning strategies for 10nm node FinFET devices
    Hody, Hubert
    Paraschiv, Vasile
    Hellin, David
    Vandeweyer, Tom
    Boccardi, Guillaume
    Xu, Kaidong
    ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING III, 2014, 9054
  • [26] Enhancing 3T DRAMs for SRAM Replacement Under 10nm Tri-Gate SOI FinFETs
    Jaksic, Zoran
    Canal, Ramon
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 309 - 314
  • [27] Strain-Induced Performance Enhancement of Trigate and Omega-Gate Nanowire FETs Scaled Down to 10-nm Width
    Coquand, Remi
    Casse, Mikael
    Barraud, Sylvain
    Cooper, David
    Maffini-Alvaro, Virginie
    Samson, Marie-Pierre
    Monfray, Stephane
    Boeuf, Frederic
    Ghibaudo, Gerard
    Faynot, Olivier
    Poiroux, Thierry
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (02) : 727 - 732
  • [28] A Single-Transistor Amplifier With Back-Gate Feedback in 22-nm FD-SOI
    Weinreich, Stephen
    Murmann, Boris
    IEEE SOLID-STATE CIRCUITS LETTERS, 2022, 5 : 210 - 213
  • [29] Mobility Enhancement over Universal Mobility in (100) Silicon Nanowire Gate-All-Around MOSFETs with Width and Height of Less Than 10nm Range
    Chen, Jiezhi
    Saraya, Takuya
    Hiramoto, Toshiro
    2010 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2010, : 175 - 176
  • [30] Self Consistent Simulation for C-V Characterization of sub 10nm Tri-Gate and Double Gate SOI FinFETs Incorporating Quantum Mechanical Effects
    Baten, Md. Zunaid
    Islam, Raisul
    Amin, Emran Md.
    Khosru, Quazi D. M.
    2009 IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT: SCORED 2009, PROCEEDINGS, 2009, : 284 - 287