A low-leakage single-bitline 9T SRAM cell with read-disturbance removal and high writability for low-power biomedical applications

被引:13
|
作者
Abbasian, Erfan [1 ]
Gholipour, Morteza [1 ]
机构
[1] Babol Noshirvani Univ Technol, Fac Elect & Comp Engn, Babol 4714871167, Iran
关键词
low-leakage; single-bitline; static noise margin (SNM); static random access memory (SRAM); variability; HALF-SELECT-FREE; LOW-VOLTAGE; 8T SRAM; ROBUST; SCHEME;
D O I
10.1002/cta.3231
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of power-efficient SRAM cells is necessary for biomedical applications such as body area networks (BANs) to extent their battery life. SRAM cell's power consists of two main components, including leakage power and dynamic power, in which the former overcomes the latter in advanced technology. This paper presents a low-leakage single-bitline 9T (L2SB9T) SRAM cell. The proposed design is free from read-disturbance issue and eliminates writing "1" problem. The results are carried out by utilizing HSPICE and 16-nm CMOS PTM at a 0.7 V, 25 degrees C, and under severe PVT variations. The proposed L2SB9T SRAM cell is comprehensively compared with other recently published SRAM cells including conventional 6T, write/read enhanced 8T (WRE8T), transmission-gate 9T (TG9T), read-disturb-free 9T (RDF9T), fully differential 10T (Chang10T), data-independent read port 10T (DIRP10T), and single-bitline 11T (SB11T). It shows at least 1.26X/1.07X/1.01X improvement in read static noise margin (RSNM)/write static noise margin (WSNM)/write margin (WM). Furthermore, the leakage power is reduced by the proposed cell, at least 1.137X. Moreover, the suggested cell consumes the third/second best dynamic read/write power, which is 1.42X/1.37X lower than that of conventional 6T SRAM cell. The proposed L2SB9T SRAM cell performs its read/write operation reliably by showing at least 1.71X narrower speared in RSNM compared to the best SRAM cell and third best WM variability. For all these improvements, the proposed L2SB9T SRAM cell incurs a 4.20X/1.06X/1.808X penalty in read delay/write delay/layout area when compared with the best SRAM cells, that is, the Chang10T/6T/6T.
引用
收藏
页码:1537 / 1556
页数:20
相关论文
共 50 条
  • [11] Low-Power 9T Subthreshold SRAM Cell with Single-Ended Write Scheme
    Sinha, Anubhav
    Kumar, Vikash
    Islam, Aminul
    2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [12] A Low-Energy, Stable, Single-Bitline Accessed FinFET 9T-SRAM
    Abbasian, Erfan
    Nayeri, Maryam
    Mani, Elangovan
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (08) : 5361 - 5376
  • [13] A novel 9T SRAM architecture for low leakage and high performance
    Lorenzo, Rohit
    Chaudhury, Saurabh
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 92 (02) : 315 - 325
  • [14] A novel 9T SRAM architecture for low leakage and high performance
    Rohit Lorenzo
    Saurabh Chaudhury
    Analog Integrated Circuits and Signal Processing, 2017, 92 : 315 - 325
  • [15] High read stability and low leakage SRAM cell based on data/bitline decoupling
    Liu, Zhiyu
    Kursun, Volkan
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2006, : 115 - +
  • [16] A 220 mV robust read-decoupled partial feedback cutting based low-leakage 9T SRAM for Internet of Things (IoT) applications
    Sharma, Vishal
    Gopal, Maisagalla
    Singh, Pooran
    Vishvakarma, Santosh Kumar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 87 : 144 - 157
  • [17] Design of low power, variation tolerant single bitline 9T SRAM cell in 16-nm technology in subthreshold region
    Roy, Chandramauleshwar
    Islam, Aminul
    MICROELECTRONICS RELIABILITY, 2021, 120
  • [18] Design of Low Leakage 9T SRAM Cell with Improved Performance for Ultra-Low Power Devices
    Kumar, Harekrishna
    Tomar, V. K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (02)
  • [19] Low-Leakage and Process-Variation-Tolerant Write-Read Disturb-Free 9T SRAM Cell Using CMOS and FinFETs
    Sharma, Ayushparth
    Lata, Kusum
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 205 - 210
  • [20] Power and Area Efficient 9T CNTFET SRAM Bit Cells with Differential Read Scheme for Low Power Applications
    Valluri A.
    Musala S.
    Journal of Engineering Science and Technology Review, 2022, 15 (02): : 40 - 46