A low-leakage single-bitline 9T SRAM cell with read-disturbance removal and high writability for low-power biomedical applications

被引:13
|
作者
Abbasian, Erfan [1 ]
Gholipour, Morteza [1 ]
机构
[1] Babol Noshirvani Univ Technol, Fac Elect & Comp Engn, Babol 4714871167, Iran
关键词
low-leakage; single-bitline; static noise margin (SNM); static random access memory (SRAM); variability; HALF-SELECT-FREE; LOW-VOLTAGE; 8T SRAM; ROBUST; SCHEME;
D O I
10.1002/cta.3231
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of power-efficient SRAM cells is necessary for biomedical applications such as body area networks (BANs) to extent their battery life. SRAM cell's power consists of two main components, including leakage power and dynamic power, in which the former overcomes the latter in advanced technology. This paper presents a low-leakage single-bitline 9T (L2SB9T) SRAM cell. The proposed design is free from read-disturbance issue and eliminates writing "1" problem. The results are carried out by utilizing HSPICE and 16-nm CMOS PTM at a 0.7 V, 25 degrees C, and under severe PVT variations. The proposed L2SB9T SRAM cell is comprehensively compared with other recently published SRAM cells including conventional 6T, write/read enhanced 8T (WRE8T), transmission-gate 9T (TG9T), read-disturb-free 9T (RDF9T), fully differential 10T (Chang10T), data-independent read port 10T (DIRP10T), and single-bitline 11T (SB11T). It shows at least 1.26X/1.07X/1.01X improvement in read static noise margin (RSNM)/write static noise margin (WSNM)/write margin (WM). Furthermore, the leakage power is reduced by the proposed cell, at least 1.137X. Moreover, the suggested cell consumes the third/second best dynamic read/write power, which is 1.42X/1.37X lower than that of conventional 6T SRAM cell. The proposed L2SB9T SRAM cell performs its read/write operation reliably by showing at least 1.71X narrower speared in RSNM compared to the best SRAM cell and third best WM variability. For all these improvements, the proposed L2SB9T SRAM cell incurs a 4.20X/1.06X/1.808X penalty in read delay/write delay/layout area when compared with the best SRAM cells, that is, the Chang10T/6T/6T.
引用
收藏
页码:1537 / 1556
页数:20
相关论文
共 50 条
  • [41] Robust Subthreshold 7T-SRAM Cell for Low-Power Applications
    Moradi, Farshad
    Madsen, Jens K.
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 893 - 896
  • [42] Transmission gate-based 9T SRAM cell for variation resilient low power and reliable internet of things applications
    Pal, Soumitra
    Gupta, Vivek
    Ki, Wing Hung
    Islam, Aminul
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (05) : 584 - 595
  • [43] A novel single-ended 9T FinFET sub-threshold SRAM cell with high operating margins and low write power for low voltage operations
    Pahuja, Hitesh
    Tyagi, Mintu
    Panday, Sudhakar
    Singh, Balwinder
    INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 99 - 116
  • [44] A 10T Subthreshold SRAM Cell with Minimal Bitline Switching for Ultra-Low Power Applications
    Swaati
    Das, Bishnu Prasad
    VLSI DESIGN AND TEST, 2017, 711 : 487 - 495
  • [45] Low-leakage sub-threshold 9T-SRAM cell in 14-nm FinFET technology
    Zeinali, Behzad
    Madsen, Jens Kargaard
    Raghavan, Praveen
    Moradi, Farshad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2017, 45 (11) : 1647 - 1659
  • [46] Radiation-hardened read-decoupled low-power 12T SRAM for space applications
    Pal, Soumitra
    Divya, Dodla
    Ki, Wing-Hung
    Islam, Aminul
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (11) : 3583 - 3596
  • [47] Single Ended 6T SRAM with Isolated Read-Port for Low-Power Embedded Systems
    Singh, Jawar
    Pradhan, Dhiraj K.
    Hollis, Simon
    Mohanty, Saraju P.
    Mathew, J.
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 917 - +
  • [48] A single-ended low leakage and low voltage 10T SRAM cell with high yield
    Nima Eslami
    Behzad Ebrahimi
    Erfan Shakouri
    Deniz Najafi
    Analog Integrated Circuits and Signal Processing, 2020, 105 : 263 - 274
  • [49] A single-ended low leakage and low voltage 10T SRAM cell with high yield
    Eslami, Nima
    Ebrahimi, Behzad
    Shakouri, Erfan
    Najafi, Deniz
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (02) : 263 - 274
  • [50] Read-Decoupled Radiation Hardened RD-DICE SRAM Cell for Low-Power Space Applications
    Lavania, Mili
    Surana, Neelam
    Anand, Ishant
    Mekie, Joycee
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,