Fully integrated 56 nm DRAM technology for 1 gb DRAM

被引:14
|
作者
Park, Y. K. [1 ]
Lee, S. H. [1 ]
Lee, J. W. [1 ]
Lee, J. Y. [1 ]
Han, S. H. [1 ]
Lee, E. C. [1 ]
Kim, S. Y. [1 ]
Han, J. [1 ]
Sung, J. H. [1 ]
Cho, Y. J. [1 ]
Jun, J. Y. [1 ]
Lee, D. J. [1 ]
Kim, K. H. [1 ]
Kim, D. K. [1 ]
Yang, S. C. [1 ]
Song, B. Y. [1 ]
Sung, Y. S. [1 ]
Byun, H. S. [2 ]
Yang, W. S. [1 ]
Lee, K. H. [1 ]
Park, S. H. [1 ]
Hwang, C. S. [1 ]
Chung, T. Y. [1 ]
Lee, W. S. [1 ]
机构
[1] Samsung Elect Co, Adv Technol Dev, Semicond R&D Ctr, San 16 Banwoel Dong, Hwaseong City, Kyungki Do, South Korea
[2] Samsung Elect Co, CAE, Semicond R&D Ctr, Hwaseong City, Kyungki Do, South Korea
关键词
D O I
10.1109/VLSIT.2007.4339688
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 56 nm feature sized 1 Gb DRAM technology is successfully developed using ArF immersion lithography with a novel integration scheme. The cell size is 0.019 mu m(2), which is the smallest one ever reported. In order to achieve high performance transistor characteristics with scaled down channel length, gate electrode is changed with dual poly tungsten metal gate, as well as elevated source-drain area with Selective Epitaxial Growth (SEG) Si layer. For the data retention of DRAM cell, Asymmetric Channel doping (ASC) is more localized through the data node contact of the cell transistor. High aspect ratio OCS structure and ZAZ dielectric scheme were developed for high cell capacitance.
引用
收藏
页码:190 / +
页数:2
相关论文
共 50 条
  • [41] 256Mb、1Gb DRAM发展动态
    孙再吉
    固体电子学研究与进展, 1996, (03) : 253 - 253
  • [42] 1Gb DRAM用的存储单元
    一凡
    微电子技术, 1998, (03) : 56 - 56
  • [43] Level-specific lithography optimization for 1-Gb DRAM
    Wong, AK
    Ferguson, R
    Mansfield, S
    Molless, A
    Samuels, D
    Schuster, R
    Thomas, A
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2000, 13 (01) : 76 - 87
  • [44] Application of dry etching to 1Gb DRAM mask fabrication
    Inoue, T
    Matsuda, Y
    Tanaka, Y
    PHOTOMASK AND X-RAY MASK TECHNOLOGY V, 1998, 3412 : 138 - 148
  • [45] Highly manufacturable sub-100nm DRAM integrated with full functionality
    Choi, S
    Nam, BY
    Ku, JH
    Kim, DC
    Lee, SH
    Lee, JJ
    Lee, JW
    Ryu, JD
    Heo, SJ
    Cho, JK
    Yoon, SP
    Choi, CJ
    Lee, YJ
    Chung, JH
    Kim, BH
    Lee, MB
    Choi, GH
    Kim, YS
    Fujihara, K
    Chung, UI
    Moon, JT
    2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, : 54 - 55
  • [46] Tungsten silicide gate stack optimization for 170-nm DRAM technology
    Rao, V
    Morgan, J
    Hoesler, W
    Barden, J
    Karzhavin, Y
    Van Holt, P
    Petter, R
    Ollendorf, H
    Christensen, K
    Ricks, D
    2000 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP, 2000, : 340 - 346
  • [47] Highly reliable interconnect technology featuring 90nm DRAM integration
    Chung, UI
    Choi, S
    Choi, GH
    PROCEEDINGS OF THE IEEE 2002 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2002, : 247 - 249
  • [48] Disrupting the DRAM roadmap with capacitor-less IGZO-DRAM technology
    Attilio Belmonte
    Gouri Sankar Kar
    Nature Reviews Electrical Engineering, 2025, 2 (4): : 220 - 221
  • [49] The integration of SOD as PMD for sub-58nm DRAM technology mode
    Stavrev, Momtchil
    Das, Arabinda
    Prenz, Heike
    Schardin, Markus
    Ho, Jar-Ming
    Graf, Werrier
    ADVANCED METALLIZATION CONFERENCE 2007 (AMC 2007), 2008, 23 : 471 - 475
  • [50] A DRAM Compiler for fully optimized memory instances
    Harling, G
    2001 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, PROCEEDINGS, 2001, : 3 - 8