A DRAM Compiler for fully optimized memory instances

被引:2
|
作者
Harling, G
机构
关键词
D O I
10.1109/MTDT.2001.945221
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
System-on-Chip (SoC) designs will soon be dominated by on-chip memory so there is an urgent need for customization of memory semiconductor intellectual property (SIP) to increase product differentiation. This paper describes a software compiler tool which can be used to customize DRAM memory arrays in both pure logic and merged logic processes. This compiler optimizes memory macrocells for speed, power, and area to obtain radically reduced area and power when compared to SRAM implementations. It can also create custom memories with very fine granularity.
引用
收藏
页码:3 / 8
页数:6
相关论文
共 50 条
  • [1] Optimized Memory-Disk Integrated System with DRAM and Nonvolatile Memory
    Yoon, Su-Kyung
    Youn, Young-Sun
    Nam, Sang-Jae
    Son, Min-Ho
    Kim, Shin-Dug
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2016, 2 (02): : 83 - 93
  • [2] PIMFlow: Compiler and Runtime Support for CNN Models on Processing-in-Memory DRAM
    Shin, Yongwon
    Park, Juseong
    Cho, Sungjun
    Sung, Hyojin
    PROCEEDINGS OF THE 21ST ACM/IEEE INTERNATIONAL SYMPOSIUM ON CODE GENERATION AND OPTIMIZATION, CGO 2023, 2023, : 249 - 262
  • [3] Design of Processing-"Inside''-Memory Optimized for DRAM Behaviors
    Lee, Won Jun
    Kim, Chang Hyun
    Paik, Yoonah
    Park, Jongsun
    Park, Il
    Kim, Seon Wook
    IEEE ACCESS, 2019, 7 : 82633 - 82648
  • [4] CHOPPER: A Compiler Infrastructure for Programmable Bit-serial SIMD Processing Using Memory in DRAM
    Peng, Xiangjun
    Wang, Yaohua
    Yang, Ming-Chang
    2023 IEEE INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, HPCA, 2023, : 1275 - 1288
  • [5] A COMPILER FOR OPTIMIZED ARITHMETIC DATAPATHS
    PANG, KF
    HUANG, HJ
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 681 - 684
  • [6] Optimized fast data migration for hybrid DRAM/STT-MRAM main memory
    Liu, Chenji
    Chen, Lan
    Hao, Xiaoran
    Ni, Mao
    IEICE ELECTRONICS EXPRESS, 2022, 19 (01):
  • [7] Optimized fast data migration for hybrid DRAM/STT-MRAM main memory
    Liu, Chenji
    Chen, Lan
    Hao, Xiaoran
    Ni, Mao
    IEICE ELECTRONICS EXPRESS, 2021,
  • [8] A Fully Pipelined Hardware Architecture for Convolutional Neural Network with Low Memory Usage and DRAM Bandwidth
    Li, Zhiwei
    Li, Yan
    Chen, Song
    Wu, Feng
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 237 - 240
  • [9] Fully integrated 56 nm DRAM technology for 1 gb DRAM
    Park, Y. K.
    Lee, S. H.
    Lee, J. W.
    Lee, J. Y.
    Han, S. H.
    Lee, E. C.
    Kim, S. Y.
    Han, J.
    Sung, J. H.
    Cho, Y. J.
    Jun, J. Y.
    Lee, D. J.
    Kim, K. H.
    Kim, D. K.
    Yang, S. C.
    Song, B. Y.
    Sung, Y. S.
    Byun, H. S.
    Yang, W. S.
    Lee, K. H.
    Park, S. H.
    Hwang, C. S.
    Chung, T. Y.
    Lee, W. S.
    2007 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2007, : 190 - +
  • [10] HECO: Fully Homomorphic Encryption Compiler
    Viand, Alexander
    Jattke, Patrick
    Haller, Miro
    Hithnawi, Anwar
    PROCEEDINGS OF THE 32ND USENIX SECURITY SYMPOSIUM, 2023, : 4715 - 4732